Method and apparatus for fabricating metal layer

Lee; Hsien-Ming ;   et al.

Patent Application Summary

U.S. patent application number 11/783245 was filed with the patent office on 2007-08-09 for method and apparatus for fabricating metal layer. Invention is credited to Kuo-Wei Cheng, Shih-Wei Chou, Ting-Chu Ko, Hsien-Ming Lee, Jing-Cheng Lin, Shing-Chyang Pan, Shau-Lin Shue, Hung-Wen Su, Ming-Hsing Tsai.

Application Number20070181434 11/783245
Document ID /
Family ID35187668
Filed Date2007-08-09

United States Patent Application 20070181434
Kind Code A1
Lee; Hsien-Ming ;   et al. August 9, 2007

Method and apparatus for fabricating metal layer

Abstract

A method of electrochemical deposition (ECD) provides a barrier and a seed layer on a substrate. The surfaces of the substrate are pre-treated before a metal layer is electrochemically deposited thereon in an electrochemical plating cell with a physical or a chemical surface treatment process. The electrochemical plating cell is covered by a cap to prevent evaporation of the electrolyte solution. The electrochemical plating cell includes a substrate holder assembly with a lift seal, e.g., with a contact angle .theta. less than 90.degree. between the lift seal and the substrate. The substrate holder assembly includes a substrate chuck at the rear side of the substrate.


Inventors: Lee; Hsien-Ming; (Changhua, TW) ; Lin; Jing-Cheng; (Hsinchu, TW) ; Pan; Shing-Chyang; (Tainan, TW) ; Tsai; Ming-Hsing; (Taipei, TW) ; Su; Hung-Wen; (Hsinchu, TW) ; Chou; Shih-Wei; (Taipei, TW) ; Shue; Shau-Lin; (Hsinchu, TW) ; Cheng; Kuo-Wei; (Tainan, TW) ; Ko; Ting-Chu; (Taipei, TW)
Correspondence Address:
    BIRCH STEWART KOLASCH & BIRCH
    PO BOX 747
    FALLS CHURCH
    VA
    22040-0747
    US
Family ID: 35187668
Appl. No.: 11/783245
Filed: April 6, 2007

Related U.S. Patent Documents

Application Number Filing Date Patent Number
10833154 Apr 28, 2004 7226860
11783245 Apr 6, 2007

Current U.S. Class: 205/205 ; 205/295; 257/E21.175; 257/E21.585; 257/E21.586; 438/677
Current CPC Class: H01L 21/76862 20130101; H01L 21/76873 20130101; H01L 21/2885 20130101; H01L 21/76861 20130101; H01L 21/76843 20130101; H01L 21/76877 20130101
Class at Publication: 205/205 ; 438/677; 257/E21.586; 205/295
International Class: C25D 5/34 20060101 C25D005/34; H01L 21/44 20060101 H01L021/44; C25D 3/38 20060101 C25D003/38

Claims



1. An apparatus for electrochemical deposition comprising: an electrochemical cell for electrochemically depositing a metal on a substrate, wherein the electrochemical cell further includes: a electrolyte bath; an anode; a substrate holder assembly including a substrate chuck, a cathode contact ring and a lift seal; and a cap covering the electrochemical deposition cell.

2. The apparatus according to claim 1, wherein the cathode contact ring includes a contact angle .theta. between the lift seal and the electroplating substrate.

3. The apparatus according to claim 2, wherein the contact angle .theta. is less than 90.degree..

4. The apparatus according to claim 2, wherein the substrate chuck exerts a rear force on a rear side of the electroplated substrate.

5. The apparatus according to claim 4, wherein the rear force applied to rear side of the electroplated surface reverses any curvature of the substrate.
Description



CROSS REFERENCE TO RELATED APPLICATIONS

[0001] This application is a Divisional of co-pending application Ser. No. 10/833,154, filed on Apr. 28, 2004 (now allowed), the entire contents of which are hereby incorporated by reference and for which priority is claimed under 35 U.S.C. .sctn. 120.

BACKGROUND OF THE INVENTION

[0002] 1. Field of the Invention

[0003] The present invention relates to a method and apparatus for fabricating a metal layer on a substrate, and more particularly, to a method and apparatus for fabricating a metal layer on a substrate using electrochemical deposition (ECD).

[0004] 2. Description of the Related Art

[0005] Conductive interconnections on integrated circuits typically take the form of trenches and vias in the background art. In modern deep submicron integrated circuits, the trenches and vias are typically formed by a damascene or dual damascene process. Copper is currently used in ultra large scale integration (ULSI) metallization as a replacement for aluminum due to its lower resistivity and better electromigration resistance. Electrochemical copper deposition (ECD) has been adopted as the standard damascene or dual damascene process because of larger grain size (good electromigration) and higher deposition rates. More particularly, electroplating is well suited for the formation of small embedded damascene feature metallization due to its ability to readily control growth of the electroplated film for bottom-up filling, and the superior electrical conductivity characteristics of the electroplated film.

[0006] FIGS. 1A-1D illustrate a typical metallization technique for forming interconnect features in a multi-layered substrate of the background art. Generally, the method includes physical vapor deposition of a barrier layer over the feature surfaces, physical vapor deposition of a conductive metal seed layer, preferably copper, over the barrier layer, and electroplating of a conductive metal, preferably copper, over the seed layer to fill the interconnect structure/feature. The deposited layers and the dielectric layers are then planarized, such as by chemical mechanical polishing (CMP), to define a conductive interconnect feature.

[0007] In FIG. 1A, a semiconductor substrate 10 is provided. A copper metal interconnect 20 is shown patterned within an insulating layer 25, i.e., silicon oxide. In addition, a dielectric layer 30 is deposited and patterned with a via portion 32 and a trench portion 34. The dual damascene structure is thus formed including a via portion 32 and a trench portion 34. Although a dual damascene structure is illustrated in FIGS. 1A-1D, other types of interconnect features are also typically metallized using this technique.

[0008] In FIG. 1B, a barrier layer 42, preferably including tantalum (Ta) or tantalum nitride (TaN), is deposited over the surface of the dielectric 30, including the surfaces of the via portion 32 and the trench portion 34. A copper seed layer 44 is deposited over the barrier layer 34 using physical vapor deposition (PVD). The copper seed layer 44 provides good adhesion for a subsequently electroplated copper layer.

[0009] In FIG. 1C, a copper layer 50 is electroplated over the copper seed layer 44 to metallize the dual damascene structure. However, the electroplating metallization process presently practiced may yield voids 52 and 54, some of which can even reach the barrier/seed layer, possibly leading to defective or prematurely exhausted devices.

[0010] In FIG. 1D, the top portion of the processed substrate, i.e., the exposed electroplated copper layer 50 (shown in FIG. 1C), is then planarized, preferably by chemical mechanical polishing (CMP). During planarization, portions of the copper layer 50, copper seed layer 44, barrier layer 42, and a top surface of the dielectric layer 30 are removed from the top surface of the substrate, leaving a fully planar surface with conductive interconnect features, such as the dual damascene structure.

[0011] However, the present inventors have determined that there are problems relating to the quality of the deposited metal film. One challenge facing damascene and dual damascene processing is the formation of defects, such as pits, voids and swirling defects. A number of obstacles impair defect-free electrochemical deposition of copper onto substrates having submicron, high aspect features. Therefore, it is important that the electroplating surface is uniform and reliable to ensure defect-free deposition. As seen in FIG. 2, some processed wafers 10, experience swirling defects D after electrical plating due to surface contamination. Even after preventive maintenance, the defect problem still occurs which can negatively impact yield rate.

[0012] U.S. Pat. No. 6,395,642 (Liu et. al.), the entirety of which is hereby incorporated by reference, describes an integrated process of plasma cleaning of the structure prior to the electroplating of copper. NH.sub.3 plasma or, H.sub.2/N.sub.2 thermal reduction can be employed. The integrated process promotes controlled electrochemical deposition (ECD) of copper for solid filling of the trench.

[0013] In addition, the electrochemical copper deposition (ECD) process is a wet process. Poor wettability between wafer plating surfaces and the electrolyte causes voids in the trenches and vias, as copper is electroplated and grows from all sides onto the seed layer. Another difficulty inherent in immersion of the wafer in a plating solution is air bubbles occurring on the wafer surface, which may disrupt the flow of electrolytes and electrical current to the wafer plating surface impacting uniformity and function of the deposited layer. A conventional method of reducing air bubble function immerses the wafer vertically into the plating solution. However, mounting the wafer vertically for immersion into the plating solution adds complexity and hinders automation of the electroplating process. Accordingly, it is desirable to have an apparatus for electroplating a wafer that avoids air bubble occurrence.

[0014] U.S. Pat. No. 6,582,578 (Dordi et. al.), the entirety of which is hereby incorporated by reference, describes an electrochemical plating (ECP) system that limits the formation of air bubbles between the substrate and/or the substrate holder assembly during immersion of the substrate into the electrolyte solution. A substrate is immersed in the electrochemical plating system tilting the substrate at immersion reducing trapping or formation of air bubbles between the substrate and the substrate holder assembly. However, even using the cited method, it is difficult to eliminate all micro-bubbles. The electrolyte may also evaporate during ECP, and the vapor can easily condense on other unprocessed wafers. These deleterious effects with electrochemical copper deposition usually cause reliability problems, such that it is important to prevent contamination of the electroplating surface from the electrolyte.

[0015] Another conventional method to solve on or more of the aforementioned problems is to anneal the copper film under atmospheric pressure or less. U.S. Pat. No. 6,399,486 (Chen et. al.), the entirety of which is hereby incorporated by reference, describes a special annealing process to remedy electrochemical copper deposited (ECD) defects in a dual damascene via and trench structure. The annealing conditions utilize special annealing steps to promote low temperature copper surface diffusion to remedy the voids and other defects within the copper trench and via structure. Annealing takes place at approximately 300 to 500.degree. C., under nitrogen N.sub.2, hydrogen H.sub.2 gases (reducing atmosphere to remove copper oxide, N.sub.2/H.sub.2 plasma preferred), approximately 100 MPa to 600 MPa, for approximately 0.5 to 10 minutes. These conditions take advantage of low temperature surface diffusion mechanisms. However, voids are not completely eliminated during these conventional annealing processes.

SUMMARY OF THE INVENTION

[0016] The present invention overcomes the shortcomings associated with the background art and achieves other advantages not realized by the background art.

[0017] An object of the present invention is to provide a defect-free metal layer utilizing electrochemical deposition (ECD).

Another object of the present invention is to provide a method of removing the surface contamination before starting electroplating.

[0018] Another object of the present invention is to provide a method of improving wettibility between a wafer plating surface and the electrolyte.

[0019] Another object of the present invention is to provide a method inhibiting the formation of air bubbles on the electroplating surface during electroplating.

[0020] Another object of the present invention is to provide a method preventing electrolyte vapor condensation on unprocessed wafers.

[0021] One or more of these and other objects are accomplished by a method of electrochemical deposition comprising providing a substrate; and electrochemically depositing metal on the substrate in an electrochemical plating cell, wherein the electrochemical plating cell is covered by a cap.

[0022] One or more of these and other objects are accomplished by a method of electrochemical deposition comprising providing a substrate; forming a barrier layer and a seed layer on the substrate; and electrochemically depositing metal on the substrate in an electrochemical plating cell, wherein the electrochemical plating cell is covered by a cap and the electrochemical plating cell includes a substrate holder assembly with a lift seal, the substrate holder assembly further including a contact angle .theta. less than 90.degree. between the lift seal and the substrate, and a substrate chuck on a rear side of the substrate.

[0023] One or more of these and other objects are accomplished by a method of electrochemical deposition comprising providing a substrate having a plurality of surfaces; forming a barrier layer and a seed layer on the substrate; illuminating the surfaces of the substrate with an UV/DUV illumination process; and electrochemically depositing a metal on the substrate in an electrochemical plating cell, wherein the electrochemical plating cell is covered by a cap.

[0024] One or more of these and other objects are accomplished by a method of electrochemical deposition comprising providing a substrate with a plurality of surfaces; forming a barrier layer and a seed layer on the substrate; esterifying the surfaces of the substrate; and electrochemically depositing a metal on the substrate in an electrochemical plating cell, wherein the electrochemical plating cell is covered by a cap.

[0025] One or more of these and other objects are accomplished by a method of electrochemical deposition comprising providing a substrate having a plurality of surfaces; forming a barrier layer and a seed layer on the substrate; rinsing the surfaces of the substrate with a wetting-agent; and electrochemically depositing a metal on the substrate in an electrochemical plating cell, wherein the electrochemical plating cell is covered by a cap.

[0026] One or more of these and other objects are accomplished by a method of electrochemical deposition comprising providing a substrate having a plurality of surfaces; forming a barrier layer and a seed layer on the substrate; removing contaminants from a surface of the substrate with a physical or a chemical surface treatment process; and electrochemically depositing a metal on the substrate in an electrochemical plating cell, wherein the electrochemical plating cell is covered by a cap.

[0027] One or more of these and other objects are accomplished by an apparatus for electrochemical deposition comprising an electrochemical cell for electrochemically depositing a metal on a substrate, wherein the electrochemical cell further includes a electrolyte bath; an anode; a substrate holder assembly including a substrate chuck, a cathode contact ring and a lift seal; and a cap covering the electrochemical deposition cell.

[0028] The invention improves on conventional methods in that the electroplating surfaces of the structure with a barrier layer and a seed layer are pre-treated using physical or electrochemical methods. Since surface contamination is removed before electroplating, a defect-free metal layer is formed on the substrate.

[0029] Further scope of applicability of the present invention will become apparent from the detailed description given hereinafter. However, it should be understood that the detailed description and specific examples, while indicating preferred embodiments of the invention, are given by way of illustration only, since various changes and modifications within the spirit and scope of the invention will become apparent to those skilled in the art from this detailed description.

BRIEF DESCRIPTION OF THE DRAWINGS

[0030] The present invention will become more fully understood from the detailed description given hereinafter and the accompanying drawings which are given by way of illustration only, and thus are not limitative of the present invention, and wherein:

[0031] FIGS. 1A-1D are partial side views of a semiconductor substrate showing a typical metallization method in the background art for forming interconnect features;

[0032] FIG. 2 is a perspective view of swirling defects on a silicon wafer formed due to surface contamination;

[0033] FIG. 3 is an upper plan view of the ECP system according to the present invention;

[0034] FIG. 4 is a schematic view of an electroplating apparatus according to the present invention;

[0035] FIG. 5 is a sectional view of a substrate holder assembly according to an embodiment of the present invention;

[0036] FIG. 6 is a flow chart of a metallization technique for filling an interconnect structure according to an embodiment of the present invention; and

[0037] FIGS. 7A-7E are cross sectional views of dual damascene interconnect lines during various stages of the fabrication process.

DETAILED DESCRIPTION OF THE INVENTION

[0038] The present invention will hereinafter be described with reference to the accompanying drawings. FIG. 3 is an upper plan view of the ECP system according to the present invention. FIG. 4 is a schematic view of an electroplating apparatus according to the present invention. FIG. 5 is a sectional view of a substrate holder assembly according to an embodiment of the present invention. FIG. 6 is a flow chart of a metallization technique for filling an interconnect structure according to an embodiment of the present invention. FIGS. 7A-7E are cross sectional views of dual damascene interconnect lines during various stages of the fabrication process.

[0039] The present invention, which provides a method of fabricating a metal layer using electrochemical deposition (ECD), is described in greater detail by referring to the drawings that accompany the present invention. It is noted that in the accompanying drawings, like and/or corresponding elements are referred to by like reference numerals.

[0040] FIG. 3 is an upper plan view of an ECD system 300 according to the present invention. Referring to FIG. 3, the ECD system 300 generally includes a loadlock station 310, a rapid thermal annealing (RTA) chamber 360, spin-rinse-dry (SRD) and edge bevel removal (EBR) chambers 340, a dual blade robot 380, and one or more electrochemical plating process cells 320. An electrolyte solution system (not shown) is positioned adjacent the ECD system 300 and connected to the process cells 320 individually to circulate the electrolyte for electroplating. The ECD system 300 also includes a controller that typically includes a programmable microprocessor.

[0041] FIG. 4 is a schematic view of an electrochemical plating process apparatus 400, with a wafer 402 mounted on a substrate chuck 403 in accordance with one embodiment of the present invention. Apparatus 400 includes a substrate holder assembly 404 mounted on a rotatable spindle 405 which allows rotation thereof. Although the invention is described using a simplified electrochemical plating apparatus, other electrochemical plating apparatuses are equally suitable to achieve the desired processing results.

[0042] During electrochemical plating, wafer 402 is mounted in the substrate chuck 403 and substrate holder assembly 404, which is then placed in a plating bath 422 containing plating solution. As indicated by arrow 413, plating solution is continually applied by a pump 440. Generally, plating solution flows upwards to the center of wafer (anode) 401 and then radially outward and across the wafer 402 as indicated by arrows 414.

[0043] Plating solution then overflows from plating bath 422 to an overflow reservoir 420 as indicated by arrows 410 and 411. Plating solution is then filtered (not shown) and returned to pump 440 as indicated by arrow 412, completing recirculation.

[0044] Typical electroplating solution contains electrolyte, such as CuSO.sub.4 and other additives, which may evaporate and condense on the electroplating surface of unprocessed wafers and damage surfaces of unprocessed wafers causing Cu losses and coin defects, e.g., likely due to spontaneous electrochemical etching. As a key feature of this embodiment, a cap 424 is provided covering the ECP processing cell to prevent electrolyte vapor condensation. Although the cap described in the present invention has been illustrated in FIG. 4, it is understood that many types and constructions of caps can be provided to prevent electrolyte vapor condensed on the seed layer surfaces. Preferably, the cap 424 is made of plastics, although other materials such as PP. PVC, PE are also viable.

[0045] A DC power supply 450 has a negative output lead electrically connected to wafer 402 through one or more slip rings, brushes, and contacts (not shown). The positive output lead of power supply 450 is electrically connected to an anode 401 located in the plating bath 422. During electroplating, power supply 450 biases the wafer 402 to provide a negative potential relative to the anode 401 causing electrical current to flow from the anode 401 to the wafer 402. (As used herein, electrical current flows in the same direction as the net positive ion flux and opposite to the net electron flux.) This causes an electrochemical reaction (e.g. Cu.sup.2++2e.sup.-=Cu) on the wafer 402 which results in deposition of the electrically conductive layer (e.g. copper) on the wafer 402. The ion concentration of the plating solution is replenished during the plating cycle, for example by dissolution of a metallic anode (e.g. Cu=Cu.sup.2++2e.sup.31 ).

[0046] FIG. 5 is a sectional view of a substrate holder assembly 404 according to the present invention. The substrate holder assembly 404 typically includes a substrate chuck 403, an electric contact ring 520, and a support ring 530, which extends around the periphery of the wafer 402. A dry contact ring must implant a support seal ring 530 to prevent electroplating bath from damaging the electric contact ring 520. The support ring 530 is critical in bubble trapping measures. Improper lift seal design can create difficulty in measuring trapped bubbles, leading to swirling defects. The invention limits the number of trapped bubbles that contact the seed layer during processing, providing a uniform electric current density across the seed layer on the substrate during plating. The contact angle .theta. between the support ring 530 and the wafer electroplating surface 4021 can be reduced. The present inventors have determined that an acute contact angle dramatically reduces the number of trapped bubbles 510 and increases flow rates, eliminating trapped bubbles during the ECD process, as indicated by arrows 512. Therefore, the contact angle .theta. is preferably less than approximately 90.degree..

[0047] The contact ring 530 physically supports the wafer 402 typically during electroplating. Portions of the substrate holder assembly 403, such as electric contact rings 520, together with the substrate (anode) 402, define a downward-facing concave surface. As the substrate holder assembly is immersed with the substrate, the concave surface defined by the substrate and substrate holder assembly 403 can trap air that forms air bubbles 510 within the plating solution.

[0048] Accordingly, substrate flatness plays an important role in alleviating bubble trapping, since substrates with concave profile tend to trap more bubbles during ECD process. Another embodiment of this invention limits the number of air bubbles or bridges that contact the seed layer during processing, providing a more uniform electric current density across the seed layer on the substrate during plating. Rear pressure F is exerted on the substrate to flatten the surface thereof, or preferably, enough force is applied to render, in fact, convex, providing even more dramatic reduction of trapped bubbles and increase flow rates during ECD process. In a preferred embodiment of the present invention, rear pressure F is applied at approximately 1 to 100 psi. More preferably, 10 psi rear pressure is exerted on an 8'' wafer with four metal layers and 50% pattern density. By reducing the contact angle between the seal and the electroplating surface, any air bubbles entrapped on wafer 402 are quickly dispelled with further enhancement of air bubble removal by exertion of strong rear pressure F on the substrate.

[0049] FIG. 6 is a flow chart of a metallization technique filling an interconnect structure according to the present invention. First, a high conductance barrier layer is deposited (S610) over the surfaces of the substrate including those outlining the interconnect structure. The barrier material is deposited using one of the techniques according to the present invention. For a high conductance barrier layer including a high conductance material such as tungsten, tungsten nitride, titanium and. titanium nitride, or combinations thereof, the barrier layer can be deposited by a variety of deposition methods, e.g., including PVD and CVD.

[0050] Second, a seed layer is deposited (S620) over barrier layer, preferably, using HDP-PVD to maximize seed layer deposition on the bottom portion of the interconnect features and minimize seed layer deposition on the sidewall portions of the interconnect feature. The copper seed layer is preferably deposited utilizing high density plasma physical vapor deposition (HDP-PVD). Alternatively, the seed layer can be formed by other deposition techniques, e.g., such as conventional PVD and CVD. Step S610 and step S620 together prepare a substrate plating surface for electroplating that fills interconnect features/structures.

[0051] Physical or chemical surface treatment processes can be employed (S630) on the seed layer of the substrate to remove natural oxides, defects, organic/inorganic foreign contaminants, and impurities from the metal surface of the plated body, to form a desired uniform plating layer with strong adhesiveness. UV/DUV exposure can be utilized with high energy and high frequency to eliminate the contaminants from the Cu seed layer. An electrochemical pretreatment may alternatively be used to remove Cu seed layer contamination, in which the surface is esterified using an alkaline solution. A wetting agent improves wetting conditions between the electroplating surface and electrolyte. Next, electroplating (S640) metallizes the structures on the substrate. Electroplating can be accomplished using a variety of electroplating apparatus and techniques.

[0052] FIGS. 7A-7E are typical metallization techniques forming interconnect features in a multi-layered substrate. Generally, the method includes physical vapor deposition of barrier layer over the feature surfaces, physical vapor deposition of a conductive metal seed layer, preferably copper, over the barrier layer, and then electroplating of a conductive metal, preferably copper, over seed layer filling interconnect structures/features. Finally, the deposited layers and the dielectric layers are planarized, such as by chemical mechanical polishing (CMP), to define a conductive interconnect feature.

[0053] Referring to FIG. 7A, a semiconductor substrate 100 is provided. A copper metal interconnect 120 is shown patterned within an insulating layer 125, i.e. silicon oxide. In addition, a dielectric layer 130 is deposited and patterned with a via portion 132 and a trench portion 134. Referring to FIG. 7B, a barrier layer 142, preferably including tantalum (Ta) or tantalum nitride (TaN), is deposited over the surface of the dielectric 130, including the surfaces of the via portion 132 and the trench portion 134. The barrier layer 142 is typically deposited using physical vapor deposition (PVD) by sputtering or reactive PVD. The barrier layer 142 limits the diffusion of copper into the semiconductor substrate and the dielectric layer, thereby dramatically increasing reliability. For a high conductance barrier layer including tantalum, the barrier layer is preferably deposited at low temperature (<350.degree. C.) PVD and then annealed at between approximately 350.degree. C. to 600.degree. C., or deposited by PVD at between approximately 350.degree. C. to 600.degree. C. Preferably, a barrier layer has a film thickness between approximately 250 and 500 .ANG. for interconnect structures/features having sub-micron opening width. It is preferred that the barrier layer has a thickness between approximately 50 and 300 .ANG..

[0054] A copper seed layer 144 is deposited over the barrier layer 34 using PVD. The copper seed layer 144 provides good adhesion for subsequent electroplating of copper. It is preferred that the seed layer have a thickness between approximately 500 and 2000 .ANG..

[0055] After barrier/seed process and during return to a loadlock, the electroplating surface may be contaminated by lubricant vapor on Cu seed layer. To eliminate the contaminants on the Cu seed layer, the contaminated Cu seed layer can be physically exposed to UV/DUV illuminant with high energy and high frequency. The UV/DUV illumination process can include laser illumination, continuous or pulsed. The UV/DUV illuminant preferably includes a halogen light source with wavelength less than 380 nm, more preferably a pulsed excimer laser with a wavelength below 248 nm. The mechanism removing contaminants from Cu seed layer includes bond-breaking, photo-ablation, photo-thermal decomposition or photo-thermal decomposition.

[0056] Alternatively, an electrochemical method may be used to remove Cu seed layer contamination, including esterification using an alkaline solution with pH value of the alkaline solution exceeding 10, such as NaOH or KOH. The esterification by-products are water soluble. A fresh electroplating surface is thus achieved after DI water rinsing and removal of the esterification by-products.

[0057] Since wettibility of the ECD solution used for immersion can be influenced by the condition of the Cu seed layer surface, surface oxidation, organic contamination or undue texture can cause pits or pinhole defects due to de-wetting spots. The electroplating surface is rinsed with an organic wetting agent, such as organic acid, citric acid or acetic acid, and ionic polymer, such as polyethylene glycol, amine terminated polyethylene glycol, polyalkylene glycol, or polyethylene glycol ester, to maximize wetting.

[0058] Referring to FIG. 7D, a copper layer 150 is electroplated over the copper seed layer 144 to metallize the dual damascene structure. Referring to FIG. 7E, the top portion of the processed substrate, i.e., the exposed electroplated copper layer 150 (shown in FIG. 7D), is then planarized, preferably by chemical mechanical polishing (CMP). During the planarization process, portions of the copper layer 150, copper seed layer 144, barrier layer 142, and a top surface of the dielectric layer 130 are removed from the top surface of the substrate, leaving a fully planar surface with conductive interconnect features, such as a dual damascene structure.

[0059] The invention being thus described, it will be obvious that the same may be varied in many ways. Such variations are not to be regarded as a departure from the spirit and scope of the invention, and all such modifications as would be obvious to one skilled in the art are intended to be included within the scope of the following claims.

* * * * *


uspto.report is an independent third-party trademark research tool that is not affiliated, endorsed, or sponsored by the United States Patent and Trademark Office (USPTO) or any other governmental organization. The information provided by uspto.report is based on publicly available data at the time of writing and is intended for informational purposes only.

While we strive to provide accurate and up-to-date information, we do not guarantee the accuracy, completeness, reliability, or suitability of the information displayed on this site. The use of this site is at your own risk. Any reliance you place on such information is therefore strictly at your own risk.

All official trademark data, including owner information, should be verified by visiting the official USPTO website at www.uspto.gov. This site is not intended to replace professional legal advice and should not be used as a substitute for consulting with a legal professional who is knowledgeable about trademark law.

© 2024 USPTO.report | Privacy Policy | Resources | RSS Feed of Trademarks | Trademark Filings Twitter Feed