Semiconductor Device And Manufacturing Method Thereof

Matsuki; Takeo

Patent Application Summary

U.S. patent application number 13/620767 was filed with the patent office on 2013-01-10 for semiconductor device and manufacturing method thereof. This patent application is currently assigned to Renesas Electronics Corporation. Invention is credited to Takeo Matsuki.

Application Number20130009234 13/620767
Document ID /
Family ID44697117
Filed Date2013-01-10

United States Patent Application 20130009234
Kind Code A1
Matsuki; Takeo January 10, 2013

SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF

Abstract

A semiconductor device includes a substrate, a first gate insulation film formed over a first device forming region disposed in the substrate, a second gate insulation film formed over a second device forming region disposed in the substrate, a lower gate electrode film formed over the first gate insulation film and over the second gate insulation film and comprising a metal nitride film; a mask film formed over the lower gate electrode film situated over the second gate insulation film, and an upper gate electrode film formed over the lower gate electrode film and over the mask film.


Inventors: Matsuki; Takeo; (Kanagawa, JP)
Assignee: Renesas Electronics Corporation
Kawasaki-shi
JP

Family ID: 44697117
Appl. No.: 13/620767
Filed: September 15, 2012

Related U.S. Patent Documents

Application Number Filing Date Patent Number
12929938 Feb 25, 2011
13620767

Current U.S. Class: 257/324 ; 257/E27.06
Current CPC Class: H01L 21/28088 20130101; H01L 29/6659 20130101; H01L 29/7833 20130101; H01L 21/823842 20130101; H01L 29/4966 20130101
Class at Publication: 257/324 ; 257/E27.06
International Class: H01L 27/088 20060101 H01L027/088

Foreign Application Data

Date Code Application Number
Mar 30, 2010 JP 2010-077975

Claims



1. A semiconductor device comprising: a substrate; a first gate insulation film formed over a first device forming region disposed in the substrate; a second gate insulation film formed over a second device forming region disposed in the substrate; a lower gate electrode film formed over the first gate insulation film and over the second gate insulation film and comprising a metal nitride film; a mask film formed over the lower gate electrode film situated over the second gate insulation film; and an upper gate electrode film formed over the lower gate electrode film and over the mask film.
Description



CROSS-REFERENCE TO RELATED APPLICATION

[0001] The present application is a Divisional Application of U.S. patent application Ser. No. 12/929,938, filed on Feb. 25, 2011, which is based on and claims priority from Japanese patent application No. 2010-77975, filed on Mar. 30, 2010, the entire contents of which is incorporated herein by reference.

[0002] The disclosure of Japanese Patent Application No. 2010-77975 filed on Mar. 30, 2010 including the specification, drawings and abstract is incorporated herein by reference in its entirety

BACKGROUND

[0003] 1. Field of the Invention

[0004] The present invention concerns a method of manufacturing a semiconductor device having a field effect transistor, and the semiconductor device.

[0005] 2. Description of Related Art

[0006] In metal-oxide-semiconductor field effect transistors (MOSFETs), there is a technique of using an insulation layer having a higher dielectric constant (High-k material) than SiO.sub.2 or SiON as a gate insulation film and using a metal or a metal nitride as a gate electrode. This technique can improve the current driving performance.

[0007] IEEE Electron Device Letters, vol. 25, No. 5, 2004, pp 337 to 339, written by H. Y. Yu (Non-patent document 1) describes use of an Si/metal nitride film where Si is stacked on a metal nitride film as a gate electrode.

[0008] 2008 Symposium on VLST Technology Digest of Technical Papers, pp 48 to 49, written by M. Kadoshima, et al.(Non-document 2) describes that an apparent work function of a gate electrode can be controlled by adjusting the thickness of a metal nitride film used for a gate electrode. Specifically, the non-patent document 2 describes that an apparent work function of the gate electrode increases as the thickness of a metal nitride film used for the gate electrode increases more. When the apparent work function of the gate electrode increases, a threshold voltage Vt of pMOSFET is lowered (absolute value for negative Vt value is decreased) as the apparent work function of the gate electrode increases and the threshold voltage Vt of nMOSFET increases (absolute value for positive Vt value is further increased). The non-patent document 2 describes that a CMOSFET in which both of a pMOSFET and an nMOSFET have lower threshold value voltages (small absolute value for Vt value) by controlling the threshold voltage Vt depending on the thickness of the metal nitride film.

SUMMARY

[0009] The present inventor has recognized as follows. When a gate electrode is formed by using the structure described in the non-patent document 1 for a gate electrode, and then impurities introduced into source-drain regions are activated electrically by a heat treatment at high temperature, there was a problem that the apparent work function of the gate electrode is changed. It may be considered to solve the problem described above by controlling the film thickness while considering the fluctuation of the work function by applying the technique described in the non-patent document 2. In this case, however, the thickness of the metal nitride film that forms the gate electrode varies in a wafer plane and, accordingly, the threshold voltage Vt of the gate electrode varies in the wafer plane. When the threshold voltage Vt varies in the wafer plane, it becomes difficult to mass-produce semiconductor integrated circuit devices by using a semiconductor wafer of a large diameter. Accordingly, it is necessary that fluctuation of the threshold voltage Vt can be suppressed by other methods.

[0010] According to an aspect of the present invention, a method of manufacturing a semiconductor device includes: [0011] forming a first gate insulation film over a first device forming region disposed in a substrate, [0012] forming a lower gate electrode film comprising a metal nitride film over the first gate insulation film, [0013] a heat treatment is performed to the lower gate electrode film, and [0014] forming an upper gate electrode film over the lower gate electrode film.

[0015] In an nMOSFET, the threshold voltage of a gate electrode is lowered by performing a heat treatment to a gate electrode film comprising a metal nitride film in an open state. According to the invention, the heat treatment is performed to the lower gate electrode film comprising the metal nitride film before formation of the upper gate electrode film. Accordingly, variation of the work function of the gate electrode can be suppressed in an MOSFET in which the gate electrode comprises the metal nitride film.

[0016] According to another aspect of the present invention, a semiconductor device includes a substrate, a first gate insulation film formed over a first device forming region disposed in the substrate, a second gate insulation film formed over a second device forming region disposed in the substrate, a lower gate electrode film formed over the first insulation film and the second gate insulation film and having a metal nitride film, a mask film formed over the lower gate electrode film situated over the second gate insulation film, and an upper gate electrode film formed over the lower gate electrode film and the mask film.

[0017] According to the invention, a current driving performance can be improved in the MOSFET in which the gate electrode comprises the metal nitride film.

DESCRIPTION OF THE ACCOMPANYING DRAWINGS

[0018] FIG. 1A to FIG. 1D are cross sectional views showing a method of manufacturing a semiconductor device according to a first embodiment;

[0019] FIG. 2 is a cross sectional view showing a semiconductor device formed by the manufacturing method shown in FIG. 1;

[0020] FIG. 3 is a graph showing a correlation between a heat treatment temperature and a threshold voltage of a gate electrode in the method of manufacturing the semiconductor device shown in FIG. 2;

[0021] FIG. 4A to FIG. 4E are cross sectional views showing a method of manufacturing a semiconductor device according to a second embodiment;

[0022] FIG. 5 is a cross sectional view showing a semiconductor device formed by the manufacturing method shown in FIG. 4; and

[0023] FIG. 6 is a cross sectional view showing a semiconductor device according to a third embodiment.

DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS

[0024] Preferred embodiments of the invention are to be described with reference to the drawings. Throughout the drawings, identical constituent elements carry the same reference numerals for which description is optionally omitted.

[0025] FIG. 1A to FIG. 1D are cross sectional views showing the method of manufacturing the semiconductor device according to the first embodiment. FIG. 2 is a cross sectional view showing a semiconductor device formed by the manufacturing method shown in FIG. 1A to FIG. 1D. In the manufacturing method, a gate insulation film 100 is formed over a device forming region 20 disposed in a substrate 10. Then, a lower gate electrode film 200 is formed over the gate insulation film 100. Further, a heat treatment is performed to the lower gate electrode film 200. Then, an upper gate electrode film 220 is formed over the lower gate electrode film 200. Subsequently, a semiconductor device shown in FIG. 2 is formed by way of an etching step and an ion implantation step.

[0026] A method of manufacturing the semiconductor device according to the first embodiment is to be described in details with reference to FIG. 1A to FIG. 1D, and FIG. 2. At first, as shown in FIG. 1A, device isolation regions 50 are formed in the substrate 10. Thus, the device forming region 20 having the transistor formed therein is isolated. For example, the device forming region 20 is a region for nMOSFET. The substrate 10 comprises, for example, Si, Ge, or a mixture of Si and Ge. Then, as shown in FIG. 1B, the gate insulation film 100 is deposited over the device forming region 20. The gate insulation film 100 is formed, for example, by growing HfO.sub.2 or HfZrO.sub.x to several nm on SiO.sub.2 or SiON, for example, of about 1 nm thickness, and performing a heat treatment at about 850.degree. C. When the substrate 10 comprises Ge, or a mixture of Si and Ge, the gate insulation film 100 may be formed, for example, of an SiO.sub.2 film, a GeO.sub.2 film, a laminate film of a CVD-SiO.sub.2 film and a High-k film (HfO.sub.2 or HfZrO.sub.x), or a single layer of High-k film (HfO.sub.2 or HfZrO.sub.x), etc., formed by a CVD method.

[0027] Then, as shown in FIG. 1C, a lower gate electrode film 200 is deposited over the gate insulation film 100. The lower gate electrode film 200 comprises, for example, TiN, TaN, WN, or MoN. Further, the lower gate electrode film 200 has a thickness, for example, of 3 to 10 nm.

[0028] Then, a heat treatment is performed in a state where the lower electrode film 200 is exposed as shown in FIG. 1C. The heat treatment to the lower gate electrode film 200 is performed at a temperature, for example, of 600.degree. C. or higher. Further, the heat treatment for the lower gate electrode film 200 is performed, for example, in a vacuum or a nitrogen atmosphere.

[0029] As shown in FIG. 1D, an upper gate electrode film 220 is deposited over the lower gate electrode film 200. The gate electrode film 220 comprises, for example, Si, Ge, or a mixture of Si and Ge. Then, the lower gate electrode film 200 and the upper gate electrode film 220 are removed selectively to form a gate electrode 240 as shown in FIG. 2.

[0030] Then, as shown in FIG. 2, impurity ions are injected into the substrate 10 by using the device isolation regions 50 and the gate electrode 240 as a mask. Thus, source/drain extension regions 60 are formed in the device forming region 20. Then, an insulation film is foiled over the gate electrode 240, over the device forming region 20, and over the device isolation region 50, and the insulation film is etched back. Thus, an offset spacer 280 is formed on the side wall of the gate electrode 240 as shown in FIG. 2.

[0031] Then, impurity ions are injected into the substrate 10 by using the gate electrode 240, the offset spacer 280, and the device isolation regions 50 as a mask. Thus, source/drain regions 70 are formed in the device isolation 20 as shown in FIG. 2.

[0032] An advantageous effect of this embodiment is to be described. FIG. 3 is a graph showing a correlation between a heat treatment temperature and a threshold voltage of the gate electrode in the heat treatment step for the lower gate electrode film 200 before forming the upper electrode 220. The threshold voltage Vt of the gate electrode of the nMOSFET is lowered (absolute value for positive value is lowered) by performing the heat treatment at 600.degree. C. or higher in the open state of the gate electrode film comprising the metal nitride film in an nMOSFET. In the nMOSFET, as the work function decreases, the threshold voltage Vt is lowered and a higher on current can be obtained at an identical drain voltage.

[0033] According to this embodiment, a heat treatment is performed to the lower gate electrode film 200 comprised of the metal nitride film before formation of the upper gate electrode film 220. That is, at the timing of performing the heat treatment, the lower gate electrode film 200 is not covered at all. In such a process, increase of the apparent work function of the gate electrode can be controlled and the current driving performance can be improved in the MOSFET in which the gate electrode comprises the metal nitride film as shown in FIG. 3.

[0034] FIG. 4A to FIG. 4E are cross sectional views showing a method of manufacturing a semiconductor device according to a second embodiment, which corresponds to FIGS. 1A to 1D. FIG. 5 is a cross sectional view showing the semiconductor device formed by the manufacturing method shown in FIGS. 4A to 4E which corresponds to the first embodiment. The method of manufacturing the semiconductor device shown in FIGS. 4A to 4E is identical with the method of manufacturing the semiconductor device shown in FIGS. 1A to 1D excepting that it includes the step of forming and removing a mask 250. A semiconductor device shown in FIG. 5 has the similar configuration as the semiconductor device shown in FIG. 2 except that a plurality of transistors are provided.

[0035] The method of manufacturing the semiconductor device according to the second embodiment is to be described specifically with reference to FIG. 4A to FIG. 4E and FIG. 5. At first, device isolation regions 50 are formed in the substrate 10, and a device forming region 20 and a device forming region 30 are isolated from each other (FIG. 4A). For example, the device forming region 20 is a region for nMOSFET and the device forming region 30 is a region for pMOSFET. Then, a gate insulation film 100 is formed over the device forming region 20 and a gate insulation film 120 is formed over the device forming region 30 (FIG. 4B). The step of forming the gate insulation film 100 and the gate insulation film 120 are performed, for example, in one identical step. Then, the lower gate electrode film 200 is formed (FIG. 4C). The forming procedures described above are similar with those of the first embodiment.

[0036] Then, after forming the lower gate electrode film 200, a mask film 250 is formed as shown in FIG. 4D. The mask film 250 is formed over the lower gate electrode film 200 situated over the gate insulation film 120. Further, the mask film 250 is formed, for example, by depositing SiO.sub.2 using plasma CVD and selectively removing the mask film over the lower gate electrode film 200 situated over the gate insulation film 100. Then, a heat treatment is performed to the lower gate electrode 200. Then, the mask film 250 over the gate electrode film 200 is removed.

[0037] Then, an upper gate electrode film 220 is deposited over the lower gate electrode film 200 (FIG. 4E). Then, a gate electrode 240, an extension region 60, an offset spacer 280, and source/drain regions 70 are formed. The forming procedures are similar with those of the first embodiment. Thus, a semiconductor region shown in FIG. 5 is formed.

[0038] Also in this embodiment, the heat treatment is performed to the lower gate electrode film 200 comprising the metal nitride film before forming the upper gate electrode film 220. Accordingly, the same effect as that of the first embodiment can be obtained.

[0039] Further, in a pMOSFET, the threshold voltage Vt of the gate electrode of the pMOSFET is lowered (absolute value for the negative Vt value is decreased) by performing a heat treatment to a gate electrode film comprising a metal nitride film while covering the electrode film with the mask film. In the pMOSFET, the threshold voltage Vt is lowered as the work function is increased and higher on current is obtained at an identical drain voltage.

[0040] According to this embodiment, the heat treatment is performed to the lower gate electrode film 200 after forming the mask film 250 over the lower gate electrode film 200 situated over the gate insulation film 120. That is, at the timing of performing the heat treatment, the lower gate electrode film 200 situated over the gate insulation film 200 is covered with the mask film. Accordingly, decrease in the apparent work function of the gate electrode can be controlled and the current driving performance can be improved in a selected pMOSFET among a plurality of MOSFETs formed in the substrate.

[0041] Further, the threshold voltage Vt can be lowered by the heat treatment only for one nMOSFET selected from the plurality of MOSFETs. This enables to arrange one nMOSFET and other nMOSFETs of different threshold voltages in one substrate without introducing impurities.

[0042] FIG. 6 is a cross sectional view showing a semiconductor device according to a third embodiment, which corresponds to FIG. 5 for the second embodiment. The method of manufacturing the semiconductor device shown in FIG. 6 is similar with the method of manufacturing the semiconductor device according to the second embodiment shown in FIG. 4 except that the mask film is not removed after the step of performing heat treatment to the lower gate electrode gate 200. Further, the semiconductor device shown in FIG. 6 has a configuration identical with that of the semiconductor device shown in FIG. 5 excepting that a mask film 250 is situated between the lower gate electrode film 200 and the upper gate electrode film 220 situated over the gate insulation film 120.

[0043] The mask film 250 shown in FIG. 6 comprises, for example, Si, Ge, or a mixture of Si and Ge. Further, the mask film 250 is deposited, for example, to a thickness of about 10 nm by PVD.

[0044] Also in this embodiment, a heat treatment is performed to the lower gate electrode film 200 comprising the metal nitride film before forming the upper gate electrode film 220. Further, a heat treatment is performed to the lower gate electrode film 200 after forming the mask film 250 over the lower gate electrode 200 situated over the gate insulation film 120. Accordingly, the same effects as those of the second embodiment can be obtained.

[0045] Further, this embodiment does not have the step of removing the mask film 250. Accordingly, the number of steps can be saved in the manufacture of the semiconductor device.

[0046] While preferred embodiments of the invention have been descried with reference to the drawings, they are examples of the invention and various other constitutions than those described above can also be adopted.

* * * * *


uspto.report is an independent third-party trademark research tool that is not affiliated, endorsed, or sponsored by the United States Patent and Trademark Office (USPTO) or any other governmental organization. The information provided by uspto.report is based on publicly available data at the time of writing and is intended for informational purposes only.

While we strive to provide accurate and up-to-date information, we do not guarantee the accuracy, completeness, reliability, or suitability of the information displayed on this site. The use of this site is at your own risk. Any reliance you place on such information is therefore strictly at your own risk.

All official trademark data, including owner information, should be verified by visiting the official USPTO website at www.uspto.gov. This site is not intended to replace professional legal advice and should not be used as a substitute for consulting with a legal professional who is knowledgeable about trademark law.

© 2024 USPTO.report | Privacy Policy | Resources | RSS Feed of Trademarks | Trademark Filings Twitter Feed