Method Of Making A Semiconductor Structure Useful In Making A Split Gate Non-volatile Memory Cell

Winstead; Brian A. ;   et al.

Patent Application Summary

U.S. patent application number 12/683972 was filed with the patent office on 2011-07-07 for method of making a semiconductor structure useful in making a split gate non-volatile memory cell. Invention is credited to Cheong M. Hong, Sung-Taeg Kang, Konstantin V. Loiko, Spencer E. Williams, Brian A. Winstead.

Application Number20110165749 12/683972
Document ID /
Family ID44224943
Filed Date2011-07-07

United States Patent Application 20110165749
Kind Code A1
Winstead; Brian A. ;   et al. July 7, 2011

METHOD OF MAKING A SEMICONDUCTOR STRUCTURE USEFUL IN MAKING A SPLIT GATE NON-VOLATILE MEMORY CELL

Abstract

A method of making a semiconductor device on a semiconductor layer is provided. The method includes: forming a select gate dielectric layer over the semiconductor layer; forming a select gate layer over the select gate dielectric layer; and forming a sidewall of the select gate layer by removing at least a portion of the select gate layer. The method further includes growing a sacrificial layer on at least a portion of the sidewall of the select gate layer and under at least a portion of the select gate layer and removing the sacrificial layer to expose a surface of the at least portion of the sidewall of the select gate layer and a surface of the semiconductor layer under the select gate layer. The method further includes forming a control gate dielectric layer, a charge storage layer, and a control gate layer.


Inventors: Winstead; Brian A.; (Austin, TX) ; Hong; Cheong M.; (Austin, TX) ; Kang; Sung-Taeg; (Austin, TX) ; Loiko; Konstantin V.; (Atstin, TX) ; Williams; Spencer E.; (Austin, TX)
Family ID: 44224943
Appl. No.: 12/683972
Filed: January 7, 2010

Current U.S. Class: 438/287 ; 257/E21.21; 257/E21.423; 438/591
Current CPC Class: H01L 29/7881 20130101; H01L 29/42332 20130101; H01L 29/40114 20190801; H01L 29/66825 20130101
Class at Publication: 438/287 ; 438/591; 257/E21.423; 257/E21.21
International Class: H01L 21/336 20060101 H01L021/336; H01L 21/28 20060101 H01L021/28

Claims



1. A method of making a semiconductor device on a semiconductor layer, comprising: forming a select gate dielectric layer over the semiconductor layer; forming a select gate layer over the select gate dielectric layer; forming a sidewall of the select gate layer by removing at least a portion of the select gate layer; growing a sacrificial layer on at least a portion of the sidewall of the select gate layer and under at least a portion of the select gate layer; removing the sacrificial layer to result in an exposed surface of the at least portion of the sidewall of the select gate layer and an exposed surface of the semiconductor layer under the select gate layer; forming a control gate dielectric layer over at least a portion of the exposed surface of the semiconductor layer under the select gate layer and at least a portion of the exposed surface of the at least portion of the sidewall of the select gate layer; forming a charge storage layer over the control gate dielectric layer; and forming a control gate layer over the charge storage layer.

2. The method of claim 1, wherein the sacrificial layer comprises one of a group consisting of a sacrificial oxide layer and a sacrificial oxy-nitride layer.

3. The method of claim 1, wherein the step of forming the charge storage layer comprises forming a layer comprising one of a group consisting of nanocrystals and nitride.

4. The method of claim 1 further comprising prior to the step of removing the sacrificial layer, implanting dopants into at least a region of the semiconductor layer, wherein the region of the semiconductor layer is adjacent to the sidewall of the select gate layer.

5. The method of claim 1 further comprising prior to the step of growing the sacrificial layer, removing a portion of the select gate dielectric layer underlying the select gate layer to form an undercut under the select gate layer.

6. The method of claim 5, wherein the step of growing the sacrificial layer further comprises growing the sacrificial layer in the undercut under the select gate layer.

7. The method of claim 5, wherein the step of removing the portion of the select gate dielectric layer underlying the select gate layer comprises selectively etching the select gate dielectric layer.

8. The method of claim 5 further comprising prior to the step of removing a portion of the select gate dielectric layer underlying the select gate layer to form the undercut, forming a notch in the sidewall of the select gate layer, wherein the notch is formed in a region of the sidewall adjacent to the select gate dielectric layer.

9. The method of claim 8, wherein the step of growing the sacrificial layer further comprises growing the sacrificial layer in the notch formed in the region of the sidewall adjacent to the select gate dielectric layer.

10. A method of making a semiconductor device on a semiconductor layer, comprising: forming a select gate dielectric layer over the semiconductor layer; forming a select gate layer over the select gate dielectric layer; forming a sidewall of the select gate layer by removing at least a portion of the select gate layer; removing a portion of the select gate dielectric layer underlying the select gate layer to form an undercut under the select gate layer; growing a sacrificial layer on at least a portion of the sidewall of the select gate layer and the undercut under the select gate layer; removing the sacrificial layer to result in an exposed surface of the at least portion of the sidewall of the select gate layer, and an exposed surface of the semiconductor layer under the select gate layer; forming a control gate dielectric layer over at least a portion of the exposed surface of the semiconductor layer under the select gate layer and at least a portion of the exposed surface of the at least portion of the sidewall of the select gate layer; forming a charge storage layer over the control gate dielectric layer; and forming a control gate layer over the charge storage layer.

11. The method of claim 10, wherein the step of removing the portion of the select gate dielectric layer underlying the select gate layer comprises selectively etching the select gate dielectric layer.

12. The method of claim 10, wherein the sacrificial layer comprises at least one of a sacrificial oxide layer and a sacrificial oxy-nitride layer.

13. The method of claim 10, wherein the step of forming the charge storage layer comprises forming a layer comprising at least one of nanocrystals and nitride.

14. The method of claim 10 further comprising subsequent to the step of growing the sacrificial layer, implanting dopants into at least a region of the semiconductor layer, wherein the region of the semiconductor layer is adjacent to the sidewall of the select gate layer.

15. The method of claim 10 further comprising prior to the step of removing a portion of the select gate dielectric layer underlying the select gate layer to form the undercut, forming a notch in the sidewall of the select gate layer, wherein the notch is formed in a region of the sidewall adjacent to the select gate dielectric layer.

16. The method of claim 15, wherein the step of growing the sacrificial layer further comprises growing the sacrificial layer in the notch in the region of the sidewall adjacent to the select gate dielectric layer.

17. A method of making a semiconductor device on a semiconductor layer, comprising: forming a select gate dielectric layer over the semiconductor layer; forming a select gate layer over the select gate dielectric layer; forming a sidewall of the select gate layer by removing at least a portion of the select gate layer; forming a notch in the sidewall of the select gate layer, wherein the notch is formed in a region of the sidewall adjacent to the select gate dielectric layer; removing a portion of the select gate dielectric layer underlying the select gate layer to form an undercut under the select gate layer; growing a sacrificial layer on at least a portion of the sidewall of the select gate layer, the undercut under the select gate layer, and the notch formed in the region of the sidewall adjacent to select gate dielectric layer; removing the sacrificial layer to expose a surface of the at least portion of the sidewall of the select gate layer, and a surface of the semiconductor layer under the select gate layer; forming a control gate dielectric layer over at least a portion of the exposed surface of the semiconductor layer under the select gate layer and at least a portion of the exposed surface of the at least portion of the sidewall of the select gate layer; forming a charge storage layer over the control gate dielectric layer; and forming a control gate layer over the charge storage layer.

18. The method of claim 17, wherein the step of removing the portion of the select gate dielectric layer underlying the select gate layer comprises selectively etching the select gate dielectric layer.

19. The method of claim 17, wherein the sacrificial layer comprises at least one of a sacrificial oxide layer and a sacrificial oxy-nitride layer.

20. The method of claim 17, wherein the step of forming the charge storage layer comprises forming a layer comprising at least one of nanocrystals and nitride.
Description



BACKGROUND

[0001] 1. Field

[0002] This disclosure relates generally to methods of making semiconductor structures, and more specifically, to methods useful in making a split gate non-volatile memory cell.

[0003] 2. Related Art

[0004] Split gate non-volatile memories (NVMs) have been developed as providing advantages over the typical control gate over a floating gate. One advantage is that program disturb is reduced for memory cells that are unselected but are either on the selected row or in the alternative on the selected column. Normally cells on the selected row or the selected column are the most likely to be a problem for disturb regardless of the operation that is being performed on a selected cell. With the split gate memory cell having substantially solved the program disturb problem for cells on the selected rows or columns, a disturb problem with cells on unselected rows and unselected columns has become significant. One of the reasons is that the particular stress that is applied is applied for cell on unselected rows and columns is applied for many more cycles than for a stress that is applied for cells on a selected row or column.

[0005] Thus there is a need for improvement upon the issue of disturb.

BRIEF DESCRIPTION OF THE DRAWINGS

[0006] The present invention is illustrated by way of example and is not limited by the accompanying figures, in which like references indicate similar elements. Elements in the figures are illustrated for simplicity and clarity and have not necessarily been drawn to scale.

[0007] FIG. 1 is a semiconductor device at a stage in processing according to a first embodiment;

[0008] FIG. 2 is the semiconductor device of FIG. 1 at a subsequent stage in processing;

[0009] FIG. 3 is the semiconductor device of FIG. 2 at a subsequent stage in processing;

[0010] FIG. 4 is the semiconductor device of FIG. 3 at a subsequent stage in processing;

[0011] FIG. 5 is the semiconductor device of FIG. 4 at a subsequent stage in processing;

[0012] FIG. 6 is the semiconductor device of FIG. 5 at a subsequent stage in processing;

[0013] FIG. 7 is the semiconductor device of FIG. 6 at a subsequent stage in processing;

[0014] FIG. 8 is the semiconductor device of FIG. 7 at a subsequent stage in processing;

[0015] FIG. 9 is the semiconductor device of FIG. 8 at a subsequent stage in processing;

[0016] FIG. 10 is the semiconductor device of FIG. 9 at a subsequent stage in processing providing a split gate NVM cell;

[0017] FIG. 11 is the semiconductor device of FIG. 10 at a subsequent stage in processing to provide a split gate NVM cell.

DETAILED DESCRIPTION

[0018] A method of making a semiconductor structure useful for making split gate memory cells includes forming an undercut below the select gate in the area adjacent to where the control gate will be performed. This area includes a corner of the select gate. The corner is rounded by growing a sacrificial layer, removing the sacrificial layer, and then growing a gate dielectric for the control gate. This process has the affect of rounding the corner thus reducing the electric field emanating from the corner to an area of the substrate where unwanted carrier generation may occur for a given voltage difference between the control gate and the select gate. Thus, for a given voltage difference between the control gate and the select gate there is reduced carrier generation in the substrate arising from the electric field at the corner. With reduced carrier generation, there is less disturb of erased, unselected bits during programming. This is better understood by reference to the following description and the drawings.

[0019] The semiconductor substrate described herein can be any semiconductor material or combinations of materials, such as gallium arsenide, silicon germanium, silicon-on-insulator (SOI), silicon, monocrystalline silicon, the like, and combinations of the above. All that is shown is a top portion that is of semiconductor material.

[0020] Shown in FIG. 1 is a semiconductor device 10 comprising a semiconductor substrate 12, a gate dielectric 14 on semiconductor substrate 12, a conductive layer 16, which will be used for a select gate, over a portion of gate dielectric 14, and an antireflective coating (ARC) 18 on conductive layer 16. Substrate 12 in the described example is monocrystalline silicon. Gate dielectric 14 may be a grown oxide which is common for gate dielectrics and may be 2 nanometers in thickness. A high K dielectric may also be used and would likely have a different thickness. Conductive layer 16 may be 150 nanometers in this example but could be another thickness and be of doped polysilicon. Conductive layer 16 has been etched according to a pattern to leave a side as shown in FIG. 1. The bottom portion of the side has a corner, which may be called a lower corner, that is relatively sharp. A subsequent etch of conductive layer 16 will performed to provide additional definition of a boundary of the select gate to be formed.

[0021] Shown in FIG. 2 is semiconductor device 10 after performing an isotropic etch to remove gate dielectric 14 in an area adjacent to the side of conductive layer 16 shown in FIGS. 1 and 2 and to etch under the lower corner to leave an undercut 20 that is under conductive layer 16 at the lower corner. For the case of gate dielectric 14 being silicon oxide, this easily achieved using an HF wet etch. Another isotropic etch may be used. For the case of gate dielectric 14 being a high K dielectric, a different etchant, one that is selective between the high K dielectric and the semiconductor material of substrate 12, could be used. Etchants are rarely perfectly selective so that a small amount of rounding of the lower corner of conductive layer 16 occurs during this etch. This etch exposes a portion of substrate 12 adjacent to the side of conductive layer 16.

[0022] Prior to performing the isotropic etch that results in undercut 20 shown in FIG. 2, one possibility is to perform a special etch that etches more where the side of conductive layer 16 contacts gate dielectric 14. This etch is known but can be difficult to control. Beginning the rounding process with this type of etch may be beneficial if it can be adequately controlled.

[0023] Shown in FIG. 3 is semiconductor device 10 after growing a sacrificial layer 22 on the exposed portion of substrate 12 and on the side of conductive layer 16. This may be about 5 nanometers in thickness. Sacrificial layer 22 extends into undercut 20 and has the affect of further rounding the lower corner. Sacrificial layer 22 may be silicon oxide.

[0024] Shown in FIG. 4 is semiconductor device 10 showing an implant 24 of dopant type opposite that of substrate 12 which may be called counterdoping, to form a region 26 in substrate 26 aligned to sacrificial layer 22 on the side of conductive layer 16. Typically, substrate 12 would have a light P doping. In this example region 26 is N type resulting from implant 24.

[0025] Shown in FIG. 5 is a semiconductor device 10 after removing sacrificial layer 22 again using a wet etch which may be HF. This etch effectively removes sacrificial layer 22 and further rounds the lower corner. Undercut 20 is somewhat changed in shape corresponding to the rounding of the lower corner.

[0026] Shown in FIG. 6 is semiconductor device 10 after growing gate dielectric layer 28 which fills undercut 20 and further rounds the lower corner to result in a rounded lower corner 30. The growing of gate dielectric layer on substrate 12 also results in it growing on the side of conductive layer 16. Gate dielectric layer 28 may be about 5 nanometers in thickness. Rounded lower corner 30 results from forming undercut 20, growing sacrificial layer 22, removing sacrificial layer 22, and growing gate dielectric layer 28.

[0027] Shown in FIG. 7 is semiconductor device 10 after forming a storage layer 32 of nanocrystals and insulating material on gate dielectric 28 and ARC 18. Storage layer 32 may be a charge storage layer that uses nanocrystals as the charge storage element.

[0028] Shown in FIG. 8 is semiconductor device 10 after depositing a conductive layer 34 over storage layer 32. This may be doped polysilicon which is convenient from a processing perspective but could be another conductive material. Conductive layer 34 will be patterned in subsequent steps to result in a control gate.

[0029] Shown in FIG. 9 is semiconductor device 10 after etching conductive layer 34 over ARC 18 to form a side of conductive layer 34 over conductive layer 16.

[0030] Shown in FIG. 10 is semiconductor device 10 after etching conductive layer 34 and conductive layer 16 with the resulting portion of conductive layer 16 forming a select gate and the resulting portion of conductive layer 34 forming a control gate.

[0031] Shown in FIG. 11 is semiconductor device 10 after forming a drain 36 and a source 38 to result in a split gate non-volatile memory cell.

[0032] Rounded corner 30 is beneficial in reducing the high electric field that is generally formed at corners. The electric field is higher if the corner is sharper. With the corner rounded, the electric field is lower. A voltage differential between control gate 34 and select gate 16, which occurs when the memory cell of FIG. 11 is unselected during the programming of another cell, causes an electric field at corner 30 which extends into substrate 12 including under storage layer 32. If the electric field is high enough, unwanted carriers can be generated. If these carriers are sufficiently energetic, they can tunnel to nearby nanocrystals. Thus, rounded corner 30 by having reduced sharpness, reduces the electric field extending into substrate 12 and thus reduces carriers that can tunnel to the nanocrystals of storage layer 32.

[0033] By now it should be appreciated that there has been provided a method of making a semiconductor device on a semiconductor layer. The method includes forming a select gate dielectric layer over the semiconductor layer. The method further includes forming a select gate layer over the select gate dielectric layer. The method further includes forming a sidewall of the select gate layer by removing at least a portion of the select gate layer. The method further includes growing a sacrificial layer on at least a portion of the sidewall of the select gate layer and under at least a portion of the select gate layer. The method further includes removing the sacrificial layer to result in an exposed surface of the at least portion of the sidewall of the select gate layer and an exposed surface of the semiconductor layer under the select gate layer. The method further includes forming a control gate dielectric layer over at least a portion of the exposed surface of the semiconductor layer under the select gate layer and at least a portion of the exposed surface of the at least portion of the sidewall of the select gate layer. The method further includes. The method further includes forming a charge storage layer over the control gate dielectric layer. The method further includes forming a control gate layer over the charge storage layer. The method may have a further characterization by which the sacrificial layer comprises one of a group consisting of a sacrificial oxide layer and a sacrificial oxy-nitride layer. The method may have a further characterization by which the step of forming the charge storage layer comprises forming a layer comprising one of a group consisting of nanocrystals and nitride. The method may comprise prior to the step of removing the sacrificial layer, implanting dopants into at least a region of the semiconductor layer, wherein the region of the semiconductor layer is adjacent to the sidewall of the select gate layer. The method may comprise prior to the step of growing the sacrificial layer, removing a portion of the select gate dielectric layer underlying the select gate layer to form an undercut under the select gate layer. The method may have a further characterization by which the step of growing the sacrificial layer further comprises growing the sacrificial layer in the undercut under the select gate layer. The method may have a further characterization by which the step of removing the portion of the select gate dielectric layer underlying the select gate layer comprises selectively etching the select gate dielectric layer. The method may further comprise comprising prior to the step of removing a portion of the select gate dielectric layer underlying the select gate layer to form the undercut, forming a notch in the sidewall of the select gate layer, wherein the notch is formed in a region of the sidewall adjacent to the select gate dielectric layer. The method may have a further characterization by which the step of growing the sacrificial layer further comprises growing the sacrificial layer in the notch formed in the region of the sidewall adjacent to the select gate dielectric layer.

[0034] Described also is a method of making a semiconductor device on a semiconductor layer. The method includes forming a select gate dielectric layer over the semiconductor layer. The method further includes forming a select gate layer over the select gate dielectric layer. The method further includes forming a sidewall of the select gate layer by removing at least a portion of the select gate layer. The method further includes removing a portion of the select gate dielectric layer underlying the select gate layer to form an undercut under the select gate layer. The method further includes growing a sacrificial layer on at least a portion of the sidewall of the select gate layer and the undercut under the select gate layer. The method further includes removing the sacrificial layer to result in an exposed surface of the at least portion of the sidewall of the select gate layer, and an exposed surface of the semiconductor layer under the select gate layer. The method further includes forming a control gate dielectric layer over at least a portion of the exposed surface of the semiconductor layer under the select gate layer and at least a portion of the exposed surface of the at least portion of the sidewall of the select gate layer. The method further includes forming a charge storage layer over the control gate dielectric layer. The method further includes forming a control gate layer over the charge storage layer. The method may have a further characterization by which the step of removing the portion of the select gate dielectric layer underlying the select gate layer comprises selectively etching the select gate dielectric layer. The method may have a further characterization by which the sacrificial layer comprises at least one of a sacrificial oxide layer and a sacrificial oxy-nitride layer. The method may have a further characterization by which the step of forming the charge storage layer comprises forming a layer comprising at least one of nanocrystals and nitride. The method may further comprise subsequent to the step of growing the sacrificial layer, implanting dopants into at least a region of the semiconductor layer, wherein the region of the semiconductor layer is adjacent to the sidewall of the select gate layer. The method may further comprise prior to the step of removing a portion of the select gate dielectric layer underlying the select gate layer to form the undercut, forming a notch in the sidewall of the select gate layer, wherein the notch is formed in a region of the sidewall adjacent to the select gate dielectric layer. The method may have a further characterization by which the step of growing the sacrificial layer further comprises growing the sacrificial layer in the notch in the region of the sidewall adjacent to the select gate dielectric layer.

[0035] Also described is a method of making a semiconductor device on a semiconductor layer. The method includes forming a select gate dielectric layer over the semiconductor layer. The method further includes forming a select gate layer over the select gate dielectric layer. The method further includes forming a sidewall of the select gate layer by removing at least a portion of the select gate layer. The method further includes forming a notch in the sidewall of the select gate layer, wherein the notch is formed in a region of the sidewall adjacent to the select gate dielectric layer. The method further includes removing a portion of the select gate dielectric layer underlying the select gate layer to form an undercut under the select gate layer. The method further includes growing a sacrificial layer on at least a portion of the sidewall of the select gate layer, the undercut under the select gate layer, and the notch formed in the region of the sidewall adjacent to select gate dielectric layer. The method further includes removing the sacrificial layer to expose a surface of the at least portion of the sidewall of the select gate layer, and a surface of the semiconductor layer under the select gate layer. The method further includes forming a control gate dielectric layer over at least a portion of the exposed surface of the semiconductor layer under the select gate layer and at least a portion of the exposed surface of the at least portion of the sidewall of the select gate layer. The method further includes forming a charge storage layer over the control gate dielectric layer. The method further includes forming a control gate layer over the charge storage layer. The method may have a further characterization by which the step of removing the portion of the select gate dielectric layer underlying the select gate layer comprises selectively etching the select gate dielectric layer. The method may have a further characterization by which the sacrificial layer comprises at least one of a sacrificial oxide layer and a sacrificial oxy-nitride layer. The method may have a further characterization by which the step of forming the charge storage layer comprises forming a layer comprising at least one of nanocrystals and nitride.

[0036] Although the invention has been described with respect to specific conductivity types or polarity of potentials, skilled artisans appreciated that conductivity types and polarities of potentials may be reversed.

[0037] Moreover, the terms "front," "back," "top," "bottom," "over," "under" and the like in the description and in the claims, if any, are used for descriptive purposes and not necessarily for describing permanent relative positions. It is understood that the terms so used are interchangeable under appropriate circumstances such that the embodiments of the invention described herein are, for example, capable of operation in other orientations than those illustrated or otherwise described herein.

[0038] Although the invention is described herein with reference to specific embodiments, various modifications and changes can be made without departing from the scope of the present invention as set forth in the claims below. For example, a top oxide and a bottom oxide were described but another insulating material may be substituted. Accordingly, the specification and figures are to be regarded in an illustrative rather than a restrictive sense, and all such modifications are intended to be included within the scope of the present invention. Any benefits, advantages, or solutions to problems that are described herein with regard to specific embodiments are not intended to be construed as a critical, required, or essential feature or element of any or all the claims.

[0039] Furthermore, the terms "a" or "an," as used herein, are defined as one or more than one. Also, the use of introductory phrases such as "at least one" and "one or more" in the claims should not be construed to imply that the introduction of another claim element by the indefinite articles "a" or "an" limits any particular claim containing such introduced claim element to inventions containing only one such element, even when the same claim includes the introductory phrases "one or more" or "at least one" and indefinite articles such as "a" or "an." The same holds true for the use of definite articles.

[0040] Unless stated otherwise, terms such as "first" and "second" are used to arbitrarily distinguish between the elements such terms describe. Thus, these terms are not necessarily intended to indicate temporal or other prioritization of such elements.

* * * * *


uspto.report is an independent third-party trademark research tool that is not affiliated, endorsed, or sponsored by the United States Patent and Trademark Office (USPTO) or any other governmental organization. The information provided by uspto.report is based on publicly available data at the time of writing and is intended for informational purposes only.

While we strive to provide accurate and up-to-date information, we do not guarantee the accuracy, completeness, reliability, or suitability of the information displayed on this site. The use of this site is at your own risk. Any reliance you place on such information is therefore strictly at your own risk.

All official trademark data, including owner information, should be verified by visiting the official USPTO website at www.uspto.gov. This site is not intended to replace professional legal advice and should not be used as a substitute for consulting with a legal professional who is knowledgeable about trademark law.

© 2024 USPTO.report | Privacy Policy | Resources | RSS Feed of Trademarks | Trademark Filings Twitter Feed