Interconnect logic for a serial processor

Simone March 1, 1

Patent Grant T956003

U.S. patent number T956,003 [Application Number 05/695,675] was granted by the patent office on 1977-03-01 for interconnect logic for a serial processor. This patent grant is currently assigned to National Semiconductor Corporation. Invention is credited to Richard B. Simone.


United States Patent T956,003
Simone March 1, 1977

Interconnect logic for a serial processor

Abstract

the interconnect logic between a main control unit and the data handling register of a serial processor is formed of a programmable logic array (PLA). The serial processor includes a main control unit, a plurality of registers and PLA interconnect logic. The interconnect logic decodes and implements instructions supplied from the main control unit to control the flow of data into and out of the serial registers. The interconnect logic includes a plurality of input terminals I.sub.1 -I.sub.m ; D.sub.1 -D.sub.n and a plurality of output terminals A-N. The input lines are connected to a plurality of lines directly and to another plurality of lines indirectly through inverters. A plurality of AND gates 34 are provided with their inputs connected to various ones of the lines. The outputs of the AND gates are connected to various ones of the inputs to the OR gate 36. If the PLA is made in integrated circuit technology, the selected connections are mask options which are represented in the drawing by an X at each of the connections. The input terminals I.sub.1 -I.sub.m are adapted to receive instructions from the main control unit. The input terminals D.sub.1 -D.sub.n are adapted to receive the outputs of respective ones of the general registers. Accordingly, selected inputs from the instructions supplied by the main control unit are their complements as provided by the inverters and selected inputs from the registers and their complements as provided by the inverters may be connected by mask options to the inputs of any one of the AND gates 34. The output of the AND gates form partial product terms. Selected ones of the partial product terms may therefore be connected by mask options to the inputs of any one of the OR gates 36 to form outputs on the output terminal 20. Thus, the circuit can be used to transfer data between registers and to recirculate data within a register.


Inventors: Simone; Richard B. (Santa Clara, CA)
Assignee: National Semiconductor Corporation (Santa Clara, CA)
Family ID: 27079159
Appl. No.: 05/695,675
Filed: June 14, 1976

Related U.S. Patent Documents

Application Number Filing Date Patent Number Issue Date
584637 Jun 6, 1975

Current U.S. Class: 712/208
Current CPC Class: G06F 9/223 (20130101)
Current International Class: G06F 9/22 (20060101); G06F 009/00 ()


* * * * *


uspto.report is an independent third-party trademark research tool that is not affiliated, endorsed, or sponsored by the United States Patent and Trademark Office (USPTO) or any other governmental organization. The information provided by uspto.report is based on publicly available data at the time of writing and is intended for informational purposes only.

While we strive to provide accurate and up-to-date information, we do not guarantee the accuracy, completeness, reliability, or suitability of the information displayed on this site. The use of this site is at your own risk. Any reliance you place on such information is therefore strictly at your own risk.

All official trademark data, including owner information, should be verified by visiting the official USPTO website at www.uspto.gov. This site is not intended to replace professional legal advice and should not be used as a substitute for consulting with a legal professional who is knowledgeable about trademark law.

© 2024 USPTO.report | Privacy Policy | Resources | RSS Feed of Trademarks | Trademark Filings Twitter Feed