U.S. patent application number 16/424485 was filed with the patent office on 2019-09-12 for dual mode memory system and method of working the same.
The applicant listed for this patent is UNITED MICROELECTRONICS CORP.. Invention is credited to Yuanli Ding, ZHIBIAO ZHOU.
Application Number | 20190279701 16/424485 |
Document ID | / |
Family ID | 65435463 |
Filed Date | 2019-09-12 |
United States Patent
Application |
20190279701 |
Kind Code |
A1 |
Ding; Yuanli ; et
al. |
September 12, 2019 |
DUAL MODE MEMORY SYSTEM AND METHOD OF WORKING THE SAME
Abstract
A dual mode memory system is provided in the present invention,
which includes a memory cell array with a plurality of
oxide-semiconductor field effect transistors, each said
oxide-semiconductor field effect transistor has a ferroelectric
layer in the bottom gate to modulate the bottom gate bias voltage
according to the polarization voltages provided by the dual mode
control unit.
Inventors: |
Ding; Yuanli; (Singapore,
SG) ; ZHOU; ZHIBIAO; (Singapore, SG) |
|
Applicant: |
Name |
City |
State |
Country |
Type |
UNITED MICROELECTRONICS CORP. |
Hsin-Chu City |
|
TW |
|
|
Family ID: |
65435463 |
Appl. No.: |
16/424485 |
Filed: |
May 29, 2019 |
Related U.S. Patent Documents
|
|
|
|
|
|
Application
Number |
Filing Date |
Patent Number |
|
|
15691729 |
Aug 30, 2017 |
10354711 |
|
|
16424485 |
|
|
|
|
Current U.S.
Class: |
1/1 |
Current CPC
Class: |
H01L 29/4908 20130101;
G11C 11/2297 20130101; G11C 11/221 20130101; G11C 5/146 20130101;
G11C 11/223 20130101; G11C 11/223 20130101; H01L 29/4908 20130101;
G11C 5/146 20130101; H01L 29/7869 20130101; H01L 29/78648 20130101;
G11C 11/221 20130101; H01L 29/7869 20130101; H01L 29/78648
20130101 |
International
Class: |
G11C 11/22 20060101
G11C011/22; H01L 29/49 20060101 H01L029/49; H01L 29/786 20060101
H01L029/786 |
Claims
1. A memory cell with an oxide-semiconductor field effect
transistor, comprising: a channel layer; source and drain on said
channel layer; a gate dielectric layer on said channel layer and on
said source/drain; a top gate on one side of said channel layer and
on said gate dielectric layer; a bottom-gate oxide layer under said
channel layer; a buffer layer under said bottom-gate oxide layer; a
bottom gate on the other side of said channel layer and under said
buffer layer; and a ferroelectric layer between said bottom gate
and said buffer layer, wherein said gate dielectric layer is a
silicon oxide layer, a nitrogen-containing silicon oxide layer, or
a high dielectric constant (high-k) material.
2. The memory cell with an oxide-semiconductor field effect
transistor of claim 1, wherein the material of said ferroelectric
layer comprises HfZrO.sub.x (HZO), BaTiO.sub.3, PbTiO.sub.3,
Bi.sub.2O.sub.9SrTa.sub.2 (SBT), PbZr.sub.xTiO.sub.3 (PZT),
KNbO.sub.3, LiNbO.sub.3, LiTaO.sub.3,
Sr.sub.1-xBa.sub.xNb.sub.2O.sub.6,
Ba.sub.0.8Na.sub.0.4Nb.sub.2O.sub.6, BiFeO.sub.3,
polyvinyledenedifluoride-trifluoroethylene (PVDF-TrFE), or any
combination thereof.
3. The memory cell with an oxide-semiconductor field effect
transistor of claim 1, wherein said buffer layer comprises titanium
nitride or aluminum oxide.
4. The memory cell with an oxide-semiconductor field effect
transistor of claim 1, wherein said channel layer comprises an
oxide semiconductor material.
5. The memory cell with an oxide-semiconductor field effect
transistor of claim 4, wherein said oxide semiconductor material
comprises c-IGZO, a-IGZO, or CAAC-IGZO.
Description
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional of application Ser. No.
15/691,729, filed on Aug. 30, 2017 and entitled "DUAL MODE MEMORY
SYSTEM AND METHOD OF WORKING THE SAME", which is incorporated
herein by reference.
BACKGROUND OF THE INVENTION
1. Field of the Invention
[0002] The present invention relates generally to a dual mode
memory system and a method of working the same, and more
particularly, to a dual mode memory system with oxide-semiconductor
field effect transistors (OSFET) and functional ferroelectric
layers and a method of working the same.
2. Description of the Prior Art
[0003] Due to ultra low leakage, low voltage writing and high
endurance, oxide semiconductor field effect transistor (OSFET)
devices and OSFET-based system can potentially be used in various
low power applications such as used in display devices as a thin
film transistor driving element, or in the semiconductor field as a
low power element or a memory element.
[0004] In order to achieve an ultra-low leakage current and better
V.sub.th/V.sub.sh control for data retention purpose, typically,
the threshold voltage (V.sub.th) of the OSFET semiconductor device
is increased, for example, by applying a negative voltage V.sub.BG
to the bottom gate, in which the bottom gate is further connected
to capacitors to hold on certain negative voltage. It is required
that the absolute value of V.sub.BG is greater than the gate
voltage V.sub.GE (which is normally positive voltage) applied to
the gate of the OSFET semiconductor device.
[0005] However, the retaining and the increasing of the negative
bias voltage would unfortunately slow down the speed of an
OSFET-based circuit. Therefore, a need exists in the industry to
provide an effective method for achieving good data retention
capability in OSFET-based memory device without trading-off the
operating speed.
SUMMARY OF THE INVENTION
[0006] In order to achieve both the requirement of good data
retention and high-speed operation in memory device, a novel dual
mode memory system and method of working the same is provided in
the present invention. In the present invention, the bias voltage
applied on the memory device may be modulated by a ferroelectric
layer, so that the device may be operated in two different modes
specifically for data retention and high-speed operation.
[0007] In one aspect of the present invention, the preferred
embodiment of the present invention provides a novel memory cell.
The memory cell includes a bottom gate, a ferroelectric layer on
the bottom gate, a first gate oxide layer on the ferroelectric
layer, a source/drain on the gate oxide layer, a second gate oxide
layer on the source/drain, and a top gate on the second gate oxide
layer.
[0008] In another aspect of the present invention, the preferred
embodiment of the present invention provides a novel dual mode
memory system. The dual mode memory system includes a memory cell
array with multiple oxide-semiconductor field effect transistors,
wherein each oxide-semiconductor field effect transistor is
provided with a ferroelectric layer in the bottom gate portion, and
a dual mode control unit is dedicated to provide two different
polarization voltages to the ferroelectric layer.
[0009] In still another aspect of the present invention, the
preferred embodiment of the present invention provides a novel
method of dual mode working in memory devices. The method includes
the steps of providing a memory cell array with multiple
oxide-semiconductor field effect transistors, and each
oxide-semiconductor field effect transistor is provided with a
ferroelectric layer in the bottom gate portion, providing a dual
mode control unit connecting to the memory cell array, and
selecting two different polarization voltages by a dual mode
control unit to the ferroelectric layer of oxide-semiconductor
field effect transistors, so that the ferroelectric layer are
polarized to different extents and induces two different bottom
gate bias voltages for operating the memory devices in two
different modes.
[0010] These and other objectives of the present invention will no
doubt become obvious to those of ordinary skill in the art after
reading the following detailed description of the preferred
embodiment that is illustrated in the various figures and
drawings.
BRIEF DESCRIPTION OF THE DRAWINGS
[0011] The accompanying drawings are included to provide a further
understanding of the embodiments, and are incorporated in and
constitute apart of this specification. The drawings illustrate
some of the embodiments and, together with the description, serve
to explain their principles. In the drawings:
[0012] FIG. 1 is a schematic cross-sectional view of the memory
cell in accordance with an embodiment of the present invention;
[0013] FIG. 2 is a graph showing the curve of polarization vs.
electric field of the ferroelectric layer in accordance with an
embodiment of the present invention; and
[0014] FIG. 3 is a circuit diagram of the dual mode memory system
in accordance with an embodiment of the present invention.
[0015] It should be noted that all the figures are diagrammatic.
Relative dimensions and proportions of parts of the drawings have
been shown exaggerated or reduced in size, for the sake of clarity
and convenience in the drawings. The same reference signs are
generally used to refer to corresponding or similar features in
modified and different embodiments.
DETAILED DESCRIPTION
[0016] Advantages and features of embodiments maybe understood more
readily by reference to the following detailed description of
preferred embodiments and the accompanying drawings. Embodiments
may, however, be embodied in many different forms and should not be
construed as being limited to those set forth herein. Rather, these
embodiments are provided so that this disclosure will be thorough
and complete and will fully convey exemplary implementations of
embodiments to those skilled in the art, so embodiments will only
be defined by the appended claims. Like reference numerals refer to
like elements throughout the specification.
[0017] The terminology used herein is for the purpose of describing
particular embodiments only and is not intended to be limiting. As
used herein, the singular forms "a", "an" and "the" are intended to
include the plural forms as well, unless the context clearly
indicates otherwise. It will be further understood that the terms
"comprises" and/or "comprising," when used in this specification,
specify the presence of stated features, integers, steps,
operations, elements, and/or components, but do not preclude the
presence or addition of one or more other features, integers,
steps, operations, elements, components, and/or groups thereof.
[0018] It will be understood that when an element or layer is
referred to as being "on", "connected to" or "coupled to" another
element or layer, it can be directly on, connected or coupled to
the other element or layer, or intervening elements or layers may
be present. In contrast, when an element is referred to as being
"directly on", "directly connected to" or "directly coupled to"
another element or layer, there are no intervening elements or
layers present. As used herein, the term "and/or" includes any and
all combinations of one or more of the associated listed items.
[0019] Embodiments are described herein with reference to
cross-section illustrations that are schematic illustrations of
idealized embodiments (and intermediate structures). As such,
variations from the shapes of the illustrations as a result, for
example, of manufacturing techniques and/or tolerances, are to be
expected. Thus, these embodiments should not be construed as
limited to the particular shapes of regions illustrated herein but
are to include deviations in shapes that result, for example, from
manufacturing. Thus, the regions illustrated in the figures are
schematic in nature and their shapes are not intended to illustrate
the actual shape of a region of a device and are not intended to
limit the scope of the embodiments. Note that the size, the
thickness of films/layers, or regions in diagrams may be
exaggerated for clarity.
[0020] Unless otherwise defined, all terms (including technical and
scientific terms) used herein have the same meaning as commonly
understood by one of ordinary skill in the art. It will be further
understood that terms, such as those defined in commonly used
dictionaries, should be interpreted as having a meaning that is
consistent with their meaning in the context of the relevant art
and this specification and will not be interpreted in an idealized
or overly formal sense unless expressly so defined herein.
[0021] Hereinafter, a memory cell and a dual mode memory system
according to an embodiment of the present invention will be
described with reference to FIG. 1 and FIG. 3, which are a
cross-sectional view of the memory cell and the circuit diagram of
the dual mode memory system. In FIG. 1 and FIG. 3, some components
are enlarged, reduced in size, or omitted for easy understanding
and preventing obscuring the subject matters of the present
invention.
[0022] Please refer to FIG. 1. According to one embodiment, the
memory cell 100 of the present invention includes an
oxide-semiconductor field effect transistor (OSFET). The OSFET may
include a substrate 101, such as a semiconductor substrate. The
substrate 101 includes a channel layer 103 and a bottom-gate oxide
layer 105 that is in direct contact with the channel layer 103. The
channel layer 103 includes an oxide semiconductor material, for
example, c-IGZO (crystal indium gallium zinc oxide), a-IGZO
(amorphous IGZO), or CAAC-IGZO (c-axis aligned crystalline IGZO),
but is not limited thereto. The channel layer 103 may be formed of
a single layered or multiple-layered structure. The bottom-gate
oxide layer 105 may include a silicon oxide layer, a
nitrogen-containing silicon oxide layer, or a high dielectric
constant (high-k) material.
[0023] According to one embodiment, a source region 107 and a drain
region 109 are disposed on the channel layer 103. The source region
107 and the drain region 109 may be formed by using a deposition
process and a subsequent patterning process. For example, the
deposition process may include a physical vapor deposition (PVD)
process or metal organic chemical vapor deposition (MOCVD) process.
The patterning process may include a photolithographic process and
an etching process. The source region 107 and the drain region 109
may include a single layer of metal or a metal stack having
multiple metal layers. For example, the source region 107 and the
drain region 109 may include a stacked structure of copper and a
copper alloy or a stacked structure of copper and molybdenum, but
is not limited thereto. In other embodiments, the source region 107
and the drain region 109 may include a transparent conductive
material, such as indium tin oxide (ITO), or the like. A gap 111 is
formed between the source region 107 and the drain region 109. The
source region 107 and the drain region 109 are spaced from each
other by the gap 111 without contacting each other.
[0024] According to an embodiment of the present invention, the
memory cell 100 further includes a gate dielectric layer 113. The
gate dielectric layer 113 conforms to the inner surface of the gap
111. In the gap 111, the gate dielectric layer 113 is in direct
contact with the channel layer 103. The gate dielectric layer 113
may include a silicon oxide layer, a nitrogen-containing silicon
oxide layer, or a high dielectric constant (high-k) material. A
gate electrode (top gate) 115 is disposed on the substrate 101 and
completely fills up the gap 111 between the source region 107 and
the drain region 109.
[0025] According to an embodiment of the present invention, the
memory cell 100 further includes an intermediate buffer layer 117
disposed under the bottom-gate oxide layer 105. The material of
intermediate buffer layer 117 may include metal compounds such as
titanium nitride (TiN) or aluminum oxide (Al.sub.2O.sub.3), or
metal such as tungsten, titanium, or cobalt. A ferroelectric layer
119 is formed under the buffer layer 117. The material of
ferroelectric layer 119 may include HfZrO.sub.x (HZO), BaTiO.sub.3,
PbTiO.sub.3, PbZr.sub.xTiO.sub.3 (PZT), KNbO.sub.3, LiNbO.sub.3,
LiTaO.sub.3, Sr.sub.1-xBa.sub.xNb.sub.2O.sub.6,
Ba.sub.0.8Na.sub.0.4Nb.sub.2O.sub.6, BiFeO.sub.3,
polyvinyledenedifluoride trifluoroethylene (PVDF-TrFE),
Bi.sub.2O.sub.9SrTa.sub.2 (SBT) or any combination thereof.
[0026] According to an embodiment of the present invention, the
memory cell 100 further includes a bottom-gate electrode 121 in
direct contact with the ferroelectric layer 119. In operation, the
bottom-gate electrode 121 is applied with a bottom gate voltage
V.sub.BG, wherein V.sub.BG<0V and the absolute value of V.sub.BG
is less than the gate voltage V.sub.GE applied to the gate
electrode 115 of the OSFET semiconductor device (V.sub.GE is
usually positive voltage or V.sub.GE>0V). In addition, during
operation, the source region 107 is grounded (source voltage
V.sub.S=0V), and the drain region 109 is applied with a positive
voltage (drain voltage V.sub.D>0V).
[0027] In the present invention, the ferroelectric layer 119
disposed between the bottom-gate electrode 121 and the bottom-gate
oxide layer 105 is dedicated to modulate and define the V.sub.BG.
FIG. 2 is a graph showing the curve of polarization vs. electric
field in ferroelectric materials. As shown in FIG. 2, the
ferroelectric material such as PZT, SBT or HfZrO.sub.2 has a very
high remanent polarization (Pr) value which can induce the same
density of positive and negative charges on the electrodes. The
induced charges may be used to define two different bottom gate
retention bias levels through bottom-gate oxide layer 105 for
bottom gate retention mode (power saving mode) and high-speed mode,
respectively. For example, The Pr value of the ferroelectric
material will be set at -0.4 .mu.C/cm.sup.2 and -4 .mu.C/cm.sup.2
in high-speed mode and in bottom gate retention mode,
respectively.
[0028] The following equations (1)-(4) provide the calculation of
induced bottom gate bias voltage after polarization:
V=Q/C . . . (1)
C=K.epsilon..sub.0A/d . . . (2)
Pr=Q/A . . . (3)
V=Q/(K.epsilon..sub.0A/d)=Prd(K.epsilon..sub.0) . . . (4)
wherein:
[0029] V is the induced bottom gate bias voltage;
[0030] C is capacitance;
[0031] A is area;
[0032] Pr is remanent polarization of the ferroelectric layer 119,
which is set at -0.4 .mu.C/cm.sup.2 and -4 .mu.C/cm.sup.2 in
HfZrO.sub.2 ferroelectric material in high-speed mode and in bottom
gate retention mode respectively;
[0033] K is relative permittivity of the bottom-gate oxide layer
105, which is set at 3.9;
[0034] .epsilon..sub.0 is permittivity of free space, which is
8.85410.sup.-12F/m;
[0035] d is thickness of bottom-gate oxide layer 105, which is set
at 10 nm.
[0036] According to the calculation above, two induced bottom gate
bias voltages, -1.12V and -11.2V, are resulted respectively with
different Pr values. Higher induced bottom gate bias voltage (ex.
-1.12V) would result in lower threshold voltage in the OSFET
device, thus it is suitable to induce higher bottom gate bias
voltage to enable the devices to be operated in time-critical
high-speed applications. On the other hand, lower induced bottom
gate bias voltage (ex. -11.2V) would result in lower driving
currents and lower power consumption, thus it is suitable to induce
lower bottom gate bias voltage in order to save the power in data
retention mode.
[0037] The Pr value of the ferroelectric layer 119 may be easily
modulated by the polarization voltage or the electric field applied
on the ferroelectric layer 119. In the embodiment of the present
invention, two different polarization voltages will be provided to
the ferroelectric layer 119 in the memory cell 100, thereby
modulating the Pr value and inducing different gate retention bias
voltages for dual mode. Please refer to FIG. 3. FIG. 3 is a circuit
diagram of the dual mode memory system in accordance with an
embodiment of the present invention. In this embodiment, a complete
dual mode memory system 200 is provided with a memory cell array
210 having a plurality of memory cell 100 arranged in columns and
rows and a dual mode control unit 220 with several functional
modules connecting to the memory cell array 210. In the memory cell
array 210, a plurality of memory cell 100 as described in the
embodiment of FIG. 1 is provided and connected through a V.sub.BG
line. Each memory cell 100 may be preferably an oxide-semiconductor
field effect transistor with the ferroelectric layer between the
bottom gate electrode and the bottom gate oxide layer. For the
simplicity of the drawing, only one row of the memory cell is shown
in the memory cell array 210 of FIG. 3.
[0038] The dual mode control unit 220 is dedicated to provide two
different polarization voltages to the ferroelectric layer of each
memory cell 100 in the memory array 210 through the V.sub.BG line.
The dual mode control unit 220 includes signal module units, such
as a bottom gate retention module unit 222 and a high-speed module
unit 224. In the embodiment, the bottom gate retention module unit
222 and the high-speed module unit 224 first provide two different
polarization voltages V.sub.1 and V.sub.2 to a multiplexer 226. In
turn, the multiplexer 226 is connected and controlled by a control
logic 228. The control logic 228 generates control signal to the
multiplexer 226 based on the requirement to select one of the two
different polarization voltages V.sub.1 and V.sub.2 to the
connecting V.sub.BG lines in the memory cell array 210. The
selected polarization voltage V.sub.1 or V.sub.2 is applied to the
bottom gates of the OSFETs in the row, in which the ferroelectric
layer therein would modulate the applying polarization voltage as
described in calculation of equations (1)-(4) and induce the
desired bottom gate bias voltage in the OSFET. While in this
embodiment, the induced bias voltage in the OSFET would be around
-10V and -1V resulted from the selected polarization voltage
V.sub.1 or V.sub.2 by the bottom gate retention module unit 222 and
the high-speed module unit 224.
[0039] Those skilled in the art will readily observe that numerous
modifications and alterations of the device and method may be made
while retaining the teachings of the invention. Accordingly, the
above disclosure should be construed as limited only by the metes
and bounds of the appended claims.
* * * * *