U.S. patent application number 15/158955 was filed with the patent office on 2016-11-24 for visual program specification and compilation of graph-based computation.
The applicant listed for this patent is Ab lnitio Technology LLC. Invention is credited to Stephen A. Kukolich, Denise Ting.
Application Number | 20160342396 15/158955 |
Document ID | / |
Family ID | 57325374 |
Filed Date | 2016-11-24 |
United States Patent
Application |
20160342396 |
Kind Code |
A1 |
Kukolich; Stephen A. ; et
al. |
November 24, 2016 |
VISUAL PROGRAM SPECIFICATION AND COMPILATION OF GRAPH-BASED
COMPUTATION
Abstract
Graph-based computation includes accepting specification
information for the graph-based computation, the specification
information including a plurality of graph elements, and providing
a visual representation of the specification information to a user.
A visual representation of a plurality of groups of the graph
elements is determined based on the accepted specification
information, including determining a spatial extent of a spatial
region for at least a first group of the plurality of groups based
at least in part on a spatial extent of each of a plurality of
graph elements. A visual representation of spatial regions for the
plurality of groups is presented in conjunction with the visual
representation of the specification information, the visual
representation of each spatial region including visual
representations of at least some of the graph elements in the group
corresponding to that spatial region.
Inventors: |
Kukolich; Stephen A.;
(Lexington, MA) ; Ting; Denise; (San Francisco,
CA) |
|
Applicant: |
Name |
City |
State |
Country |
Type |
Ab lnitio Technology LLC |
Lexington |
MA |
US |
|
|
Family ID: |
57325374 |
Appl. No.: |
15/158955 |
Filed: |
May 19, 2016 |
Related U.S. Patent Documents
|
|
|
|
|
|
Application
Number |
Filing Date |
Patent Number |
|
|
62164175 |
May 20, 2015 |
|
|
|
62213343 |
Sep 2, 2015 |
|
|
|
62253422 |
Nov 10, 2015 |
|
|
|
Current U.S.
Class: |
1/1 |
Current CPC
Class: |
G06F 8/34 20130101; G06F
9/45508 20130101; G06F 8/41 20130101 |
International
Class: |
G06F 9/44 20060101
G06F009/44; G06F 9/45 20060101 G06F009/45 |
Claims
1. A method for graph-based computation, the method including:
accepting specification information for the graph-based
computation, the specification information including a plurality of
graph elements, and providing a visual representation of the
specification information to a user; determining, on a first
computation system, a visual representation of a plurality of
groups of the graph elements based on the accepted specification
information, including determining a spatial extent of a spatial
region for at least a first group of the plurality of groups based
at least in part on a spatial extent of each of a plurality of
graph elements; and providing a visual representation of spatial
regions for the plurality of groups to the user in conjunction with
the visual representation of the specification information, the
visual representation of each spatial region including visual
representations of at least some of the graph elements in the group
corresponding to that spatial region.
2. The method of claim 1 wherein a visual representation of the
spatial region for the first group is contained within a visual
representation of a spatial region for a second group of the
plurality of groups, according to a nesting of the first group of
graph elements within the second group of graph elements, where (1)
the first group of graph elements is a subset of fewer than all
graph elements in the first group of graph elements, and (2) each
graph element in the first group of graph elements is directly
connected at least one other graph element in the first group of
graph elements within the graph-based computation.
3. The method of claim 1 wherein determining the visual
representation of the plurality of groups includes processing the
accepted specification information to form the plurality of
groups.
4. The method of claim 3 further including causing an execution of
graph-based computation on a second computation system to be
consistent with the formed plurality of groups.
5. The method of claim 4 wherein causing execution of the
graph-based to be consistent with the formed groups includes
forming an executable representation of the graph-based computation
from the specification information and the formed groups.
6. The method of claim 3 further including forming a runtime
specification of the graph-based computation according to the
formed plurality of groups, for controlling an execution of
graph-based computation on a second computation system.
7. The method of claim 1 wherein the specification information for
the graph-based computation includes a specification of the
plurality of graph elements, the specification of each graph
element including a location of a visual representation of the
graph element in a visual representation of the graph-based
computation.
8. The method of claim 1 wherein determining the visual
representation of plurality of groups of the graph elements
includes: forming a first characterization of a candidate set of
outlines enclosing the spatial regions for the groups; and
determining a second characterization of a final set of outlines
enclosing the spatial regions for the groups from the first
characterization.
9. The method of claim 8 wherein forming the first characterization
includes forming a tessellation of at least a part of the visual
representation surrounding the graph elements.
10. The method of claim 9 wherein forming the first
characterization includes identifying intersections of edges of
tiles of the tessellation and the set of outlines.
11. The method of claim 10 wherein determining the second
characterization includes modifying the intersections.
12. The method of claim 11 wherein modifying the intersections
includes constraining the modified intersections according to
separation limits between outlines or between outlines and graph
elements.
13. The method of claim 11 wherein determining the second
characterization further includes smoothing and outline formed by
joining the intersections.
14. The method of claim 8 wherein the graph elements form a
partially ordered set, and forming the first characterization
includes determining a number of outlines separating pairs of graph
elements according to the partial ordering.
15. The method of claim 14 wherein forming the first
characterization includes determining intersections of lines
between visual representations of graph elements and the set of
outlines according to the number of outlines separating the graph
elements.
16. The method of claim 8 wherein determining the second
characterization of a final set of outlines includes reducing a
length of each of the candidate set of outlines to form the final
set of outlines.
17. The method of claim 16 wherein reducing the length is
constrained by separation limits between outlines or between
outlines and visual representations of graph elements.
18. The method of claim 8 wherein at least some spatial region for
a group of graph elements includes a disconnected spatial
region.
19. The method of claim 1 wherein each of the graph elements in the
plurality of graph elements includes nodes in a graph that includes
nodes interconnected by links.
20. The method of claim 19 wherein each of one or more the graph
elements in the plurality of graph elements represents a
computation step within the graph-based computation.
21. The method of claim 1 wherein the visual representation of each
spatial region includes visual representations of at least some of
the graph elements in the group corresponding to that spatial
region.
22. The method of claim 1 wherein the spatial extent of the spatial
region for the first group is specified by an outline enclosing the
spatial region for the first group.
23. Software stored in a non-transitory form on a computer-readable
medium, for graph-based computation, the software including
instructions for causing a computation system to: accept
specification information for the graph-based computation, the
specification information including a plurality of graph elements,
and provide a visual representation of the specification
information to a user; determine a visual representation of a
plurality of groups of the graph elements based on the accepted
specification information, including determining a spatial extent
of a spatial region for at least a first group of the plurality of
groups based at least in part on a spatial extent of each of a
plurality of graph elements; and provide a visual representation of
spatial regions for the plurality of groups to the user in
conjunction with the visual representation of the specification
information, the visual representation of each spatial region
including visual representations of at least some of the graph
elements in the group corresponding to that spatial region.
24. A computation system for graph-based computation, the
computation system including: an input device or port configured to
accept specification information for the graph-based computation,
the specification information including a plurality of graph
elements, an output device or port configured to provide a visual
representation of the specification information to a user; and at
least one processor configured to determine a visual representation
of a plurality of groups of the graph elements based on the
accepted specification information, including determining a spatial
extent of a spatial region for at least a first group of the
plurality of groups based at least in part on a spatial extent of
each of a plurality of graph elements; wherein a visual
representation of spatial regions for the plurality of groups is
provided to the user in conjunction with the visual representation
of the specification information, the visual representation of each
spatial region including visual representations of at least some of
the graph elements in the group corresponding to that spatial
region.
Description
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application claims priority to U.S. Application Ser.
No. 62/164,175, filed on May 20, 2015, U.S. Application Ser. No.
62/213,343, filed Sep. 2, 2015, and U.S. Application Ser. No.
62/253,422, filed Nov. 10, 2015, each of which is incorporated
herein by reference.
BACKGROUND
[0002] This description relates to an approach to visual program
specification and compilation of graph-based computation.
[0003] One approach to data flow computation makes use of a
graph-based representation in which computational components
corresponding to nodes (vertices) of a graph are coupled by data
flows corresponding to links (directed edges) of the graph (called
a "dataflow graph"). A downstream component connected to an
upstream component by a data flow link receives an ordered stream
of input data elements, and processes the input data elements in
the received order, optionally generating one or more corresponding
flows of output data elements. A system for executing such
graph-based computations is described in prior U.S. Pat. No.
5,966,072, titled "EXECUTING COMPUTATIONS EXPRESSED AS GRAPHS,"
incorporated herein by reference. In an implementation related to
the approach described in that prior patent, each component is
implemented as a process that is hosted on one of typically
multiple computer servers. Each computer server may have multiple
such component processes active at any one time, and an operating
system (e.g., Unix) scheduler shares resources (e.g., processor
time, and/or processor cores) among the components hosted on that
server. In such an implementation, data flows between components
may be implemented using data communication services of the
operating system and data network connecting the servers (e.g.,
named pipes, TCP/IP sessions, etc.). A subset of the components
generally serve as sources and/or sinks of data from the overall
computation, for example, to and/or from data files, database
tables, and external data flows. After the component processes and
data flows are established, for example, by a coordinating process,
data then flows through the overall computation system implementing
the computation expressed as a graph generally governed by
availability of input data at each component and scheduling of
computing resources for each of the components. Parallelism can
therefore be achieved at least by enabling different components to
be executed in parallel by different processes (hosted on the same
or different server computers or processor cores), where different
components executing in parallel on different paths through a
dataflow graph is referred to herein as component parallelism, and
different components executing in parallel on different portion of
the same path through a dataflow graph is referred to herein as
pipeline parallelism.
[0004] Other forms of parallelism are also supported by such an
approach. For example, an input data set may be partitioned, for
example, according to a partition of values of a field in records
of the data set, with each part being sent to a separate copy of a
component that processes records of the data set. Such separate
copies (or "instances") of a component may be executed on separate
server computers or separate processor cores of a server computer,
thereby achieving what is referred to herein as data parallelism.
The results of the separate components may be merged to again form
a single data flow or data set. The number of computers or
processor cores used to execute instances of the component would be
designated by a developer at the time the dataflow graph is
developed.
[0005] Various approaches may be used to improve efficiency of such
an approach. For example, each instance of a component does not
necessarily have to be hosted in its own operating system process,
for example, using one operating system process to implement
multiple components (e.g., components forming a connected subgraph
of a larger graph).
[0006] At least some implementations of the approach described
above suffer from limitations in relation to the efficiency of
execution of the resulting processes on the underlying computer
servers. For example, the limitations may be related to difficulty
in reconfiguring a running instance of a graph to change a degree
of data parallelism, to change to servers that host various
components, and/or to balance load on different computation
resources. Existing graph-based computation systems also suffer
from slow startup times, often because too many processes are
initiated unnecessarily, wasting large amounts of memory.
Generally, processes start at the start-up of graph execution, and
end when graph execution completes.
[0007] Other systems for distributing computation have been used in
which an overall computation is divided into smaller parts, and the
parts are distributed from one master computer server to various
other (e.g., "slave") computer servers, which each independently
perform a computation and which return their result to a master
server. Some of such approaches are referred to as "grid
computing." However, such approaches generally rely on the
independence of each computation, without providing a mechanism for
passing data between the computation parts, or scheduling and/or
sequencing execution of the parts, except via the master computer
server that invokes those parts. Therefore such approaches do not
provide a direct and efficient solution to hosting computation
involving interactions between multiple components.
[0008] Another approach for distributed computation on a large
dataset makes use of a MapReduce framework, for example, as
embodied in the Apache Hadoop.RTM. system. Generally, Hadoop has a
distributed filesystem in which parts for each named file are
distributed. A user specifies a computation in terms of two
functions: a map function, which is executed on all the parts of
the named inputs in a distributed manner, and a reduce function
that is executed on parts of the output of the map function
executions. The outputs of the map function executions are
partitioned and stored in intermediate parts again in the
distributed filesystem. The reduce function is then executed in a
distributed manner to process the intermediate parts, yielding the
result of the overall computation. Although computations that can
be expressed in a MapReduce framework, and whose inputs and outputs
are amendable for storage within the filesystem of the map-reduce
framework can be executed efficiently, many computations do not
match this framework and/or are not easily adapted to have all
their inputs and outputs within the distributed filesystem.
[0009] In general, there is a need to increase computational
efficiency (e.g., increase a number of records processed per unit
of given computing resources) of a computation whose underlying
specification is in terms of a graph, as compared to approaches
described above, in which components (or parallel executing copies
of components) are hosted on different servers. Furthermore, it is
desirable to be able to adapt to varying computation resources and
requirements. There is also a need to provide a computation
approach that permits adapting to variation in the computing
resources that are available during execution of one or more graph
based computations, and/or to variations in the computation load or
time variation of load of different components of such
computations, for example, due to characteristics of the data being
processed. There is also a need to provide a computation approach
that is able to efficiently make use of computational resources
with different characteristics, for example, using servers that
have different numbers of processors per server, different numbers
of processor cores per processor, etc., and to support both
homogeneous as well as heterogeneous environments efficiently.
There is also a desire to make the start-up of graph-based
computations quick. One aspect of providing such efficiency and
adaptability is providing appropriate separation and abstraction
barriers between choices made by a developer at the time of graph
creation (at design-time), actions taken by a compiler (at
compile-time), and actions taken by the runtime system (at
runtime).
[0010] In some examples, the program is specified directly in a
graph-based form, for instance, in a visual programming environment
in which nodes and directed links of the graph-based specification
are representing graphical objects, for example, with a directed
link represented as a line or arrow and a node represented as a box
or other regular shape (e.g., rectangle, circle, etc.) in a
graphical user interface. Note that the term "visual" is used to
refer use of visual representations of the program elements in the
environment, while "graph-based" is used to refer to the use of
node and links, which may be represented graphically. In this
document, it should be understood that "visual representation" of a
graph-based computation includes graphical objects representing the
nodes and links of the graph representing the computation. But it
should be understood that graph-based specification do not
necessarily have to be represented visually, and visual programming
environments do not necessarily use graphical objects representing
nodes and/or links of a graph.
[0011] A number of visual programming environments for
specification of graph-based programs are in use today. For
example, the Co>Operating System of Ab Initio Software
Corporation, LabVIEW of National Instruments Corporation, and
Simulink of The Mathworks, Inc. provide visual programming
environments, which allow a programmer to specify a graph-based
computation, which is the compiled or executed directly.
[0012] In some examples of visual specification of graph-based
programs, the syntax of the specification is relatively
straightforward. For example, in a dataflow computation
specification, the links may represent an ordered transfer of data
records, and the nodes may represent a transformation of one or
more records on one or more links to produce one or more records on
one or more links. For example, in a simple case, one record is
accepted from each input link and one record is provided to each
output link.
[0013] In some examples, the syntax may be more complicated. For
example, the user may explicitly indicate a grouping or nesting of
nodes. For example, some current visual programming environments
include loop syntax where the processing that is to be repeated for
each iteration of a loop is enclosed in a box element. A compiler
of the graph-based program processes the program specification
consistent with the explicit syntax, for example, for a looping
construct. In some examples, a user explicitly identifies a group
of elements, and a border is drawn around the group, which is then
treated as a subsystem. In another approach, a graph specification
may have a subportion that is explicitly indicated (e.g., by a
user-inserted box) as following a different syntax than outside
that portion. In some examples of visual programming environments
for graph-based computation, a group of elements may be identified
to the user, for example, to show a program error, by calling
attention to the group with color or by drawing a border around the
group.
SUMMARY
[0014] In a general aspect, representation of groups of elements in
a visual representation of a graph-based computation provides value
to a user of that visual representation. This value only increases
with the complexity of the visual representation, and the
complexity of the groups, for example, resulting from positioning
of the elements of a group, determination of groups themselves, for
example, based on analysis of syntactic elements of the visual
representation, or nesting of groups to multiple levels and/or
having disjoint "peer" groups at any one level. Prior approaches,
are limited, for example: (a) to a single group or level of group
(i.e., without nesting), (b) to having a regular boundary (e.g., a
rectangle) within which the elements of a group are represented in
the visual representation and/or from which elements not in that
group are excluded in the representation, (c) bounding elements of
the group to remain within a boundary as compared to adapting a
boundary to movement of elements of the group in the visual
representation, and/or (d) requiring the user to specify the
elements of a group as compared to automated syntactic (or
semantic) analysis of the visual representation and/or the
underlying graph-based computation. In order to support
specification of complex graph-based computations in a visual
representation (e.g., in a visual development environment) a visual
environment provides feedback to a user to indicate the
interpretation of the graph-based computation that a system will
use for processing data (e.g., after compilation, or directly).
Removing some or all of the limitations of previous approaches
provides a way for a user to visualize and specify potentially
complex graph-based computations with a first computer hosting the
visual environment automatically, providing visual feedback of the
computation being specified, and causing a second computer (or
multicomputer system) to perform the computation corresponding
directly to the visual feedback, for example, by compiling the
visual representation into a runnable form for execution on the
second computer (or multicomputer system). Advantages include
efficiency in specification of the computation, and more
importantly, accuracy and reduction of errors in the computation
that is performed based on the intent of the user specifying or
viewing the visual representation.
[0015] In another aspect, in general, a syntax of a visual
representation of a graph-based computation does not require
explicit specification by the user of a bounding construct such as
a box or outline around a nested group of elements of the graph. In
some but not necessarily all examples, the nesting or grouping of
elements of the visual representation is determined according to
syntax (or in some cases the semantics) of the visual
representation.
[0016] There are a number of reasons why avoiding a requirement for
the user to explicitly specify a bounding construct is desirable.
These reasons include one or more of the following: ease of entry
by avoiding a step, avoiding complexity of having to arrange
elements in the visual representation in a manner that permits or
is consistent with the bounding construct, avoiding the need to
adjust the bounding construct and the contained elements when they
are rearranged or added to, and improving the clarity of a visual
representation by avoiding unnecessary "clutter" with bounding
constructs.
[0017] On the other hand, there are reasons for a user to be aware
of the grouping and/or nesting of the elements that may be
determined by the syntax and/or semantics of the visual
representation, or that may have been determined by other means.
For example, such grouping and nesting may be significant to the
syntactic and/or semantic interpretation of the program
specification. For example, an unintended grouping could show the
user errors or undesired syntax that resulted in that grouping.
Therefore, even though it may be desirable for the user to not have
to explicitly specify the grouping and/or nesting, it may
nevertheless be desirable to identify and visualize such grouping
and nesting to the user. Furthermore, to the extent that the
interpretation of the program specification is dependent on
determined grouping and nesting of its elements, the identification
of the grouping and nesting to the user can serve to increase the
accuracy of the task of program specification by identifying
potential programming errors to the user. To this end, showing the
same analysis of the program specification used to provide visual
feedback to the user as is used in the compilation process that
ultimately controls the execution of the program and the resulting
data processing according to the program may be important.
Therefore, more than merely being an aid to program entry, the
visual feedback of grouping and/or nesting of elements in the
visual representation provides a technical advantage by avoiding
processing of data in a manner not intended by the user providing
the program specification.
[0018] In another aspect, in general, an approach to visually
representing one, two, three or more levels of nested grouping of
elements in a visual representation of a graph-based computation
includes determining, for each group, spatial extent of a
(connected or possibly disconnected) region of the visual
representation containing the elements of that group. The region is
then visually indicated in the visual representations, for example,
using visual representation techniques that use: color (including
grayscale) (e.g., a background color, color of the elements in the
group, etc.); a border of the region (e.g., a line along the
outline of the region); shading (e.g., representing an "elevation"
of each group in a three-dimensional perspective view, or using
different hues for different regions); or a combination of one or
more of these or other visual representation techniques.
[0019] In some examples, the visual representation of the regions
may also include annotation of (e.g, marking an edge) or insertion
of additional elements (e.g, inserting an element on an existing
edge) in the visual representation at or near an intersection of an
outline of a region and an element of the visual representation.
For example, in a case in which the elements that are grouped are
nodes (e.g., represented as boxes) that are linked by arrows, an
outline of a region will in general intersect a number of the
arrows. The annotation or insertion of additional elements may
include annotating or adding a visual element on the arrow joining
nodes in different (i.e., nested) regions.
[0020] In some examples, the determining of the spatial extent of
regions, with each region associated with a corresponding group of
elements of the visual representation, is performed in two steps.
First characterizations of a candidate set of outlines are
determined. For example, these first outlines are consistent with
the nesting and grouping, and do not violate required properties
such as non-intersection of the outlines of the blocks. Then, these
first characterizations are used to determine second
characterizations of adjusted outlines that match (e.g., optimize)
criteria related to the visual representation of the regions, while
maintaining required properties such as full inclusion of the
visual representation of the contained elements as well as
non-intersection with other outlines. The criteria that are matched
can include one or more of:
[0021] area of the region, for example, with preference being to
have compact area; convexity, for example, avoiding concave (e.g.,
curved inward) sections of the outlines that are not necessitated
to void intersection of different outlines; preference for a
connected versus a disconnected region for any particular group;
and spacing of outlines, for example, requiring a minimum spacing
between outlines of different groups. In some examples, the
outlines characterized by the second characterization are further
adjusted, for example, adjusting curvature of the outlines (e.g.,
to "round" corners of the regions).
[0022] In some examples, forming the first characterization makes
use of a tessellation of the region of the visual representation,
which in some examples, is a Delaunay triangulation of the region.
In some examples, each visual element of a group is represented as
a polygon (or a line or connected lines). Vertices of the tiles of
the tessellation are located (or otherwise correspond) to points on
the polygon, for example, vertices of the polygon. The first
characterization of the outlines then comprises intersections of
the outlines and the boundaries of the tiles of the
tessellation.
[0023] In some examples, each vertex of the tessellation is
associated with a label from the set of partially ordered labels.
In the case of polygon (e.g., triangle) shaped tiles, the number of
intersections on a side of a tile depends on the labels of the ends
of that side (i.e., of the labels of the graph element polygons or
lines). If partial ordering of the labels is represented in a tree,
as discussed above, the number of region outline intersections on
the side of the tile equals the minimum number of edges of the tree
that are traversed between the labels. In some examples, the first
characterization spaces these intersections in a regular manner
(e.g., with uniform spacing) along the side of the tile.
[0024] In some examples, the second characterization of the
outlines uses the same tessellation of the region, and corresponds
to an adjustment of the intersection points of the region outlines
and the sides of the tiles of the tessellation.
[0025] It should be understood that techniques are known for
forming contour plots that are consistent with spatially
distributed data points using tessellation in which vertices of the
tiles are at the locations of the data points. However, although
there may be an apparent similarity between drawing contours and
determining outlines of nested regions the problems and their
solutions are different. A first difference is that the labels of
the groups are, in general, partially ordered and not fully ordered
(e.g., the labels cannot be mapped to real numbers representing the
same ordering information). For example, an elevation is a fully
ordered scale. In the present approach, two groups may have labels
at a same "level" (e.g., a same depth in a tree representation of
the partial ordering). If two visual elements, one from each group,
are adjacent, a conventional contour drawing approach would have no
need to insert a contour between them, essentially because they are
at the same "elevation" or "level." On the other hand, in a number
of embodiments of the present approach, there would in general be
at least two contours separating the visual elements: one contour
separating the first region from the rest of an enclosing region in
which it and the second region is nested, and another contour
separating the second region from the rest of the enclosing region.
A further difference is that in the case of contour drawing, there
is not in general a need to optimize the shape of the contours, for
example in a manner such as minimizing the region outlines as
discussed above. Notwithstanding the observation that conventional
tessellation based contour drawing approaches are not directly
applicable to the problem of determining region outlines
corresponding to groups of visual elements, after these outlines
are determined, the result can to interpreted to correspond to a
"topography" on which the visual elements may be represented.
[0026] In some examples, the matching of the criteria in forming
the second characterization of the outlines includes an
optimization (i.e., minimization) of total length of the outlines,
subject to constraints. The constraints may include, for example, a
required separation of the outlines, or required (e.g., minimum)
radius of curvature, of the outlines.
[0027] In some examples, computation and display of the regions may
be dynamic, such that as elements of the visual representation are
moved (e.g., by a user manipulating the representation), the
regions corresponding to the groups are adjusted to match the
updated locations of the elements. Similarly, if the group
membership or the nesting relationship of groups changes, the
display of the regions may be adjusted.
[0028] As introduced above, there are various ways in which the
grouping and/or nesting of the graphical elements may be
determined. An automated way of determining the grouping uses
syntactic elements of the visual representation. For example,
junctures between links and nodes, which may be represented as
arrows and boxes in the visual representation, may include
syntactic elements representing input or output "ports" of the
nodes. Different types of ports may be represented using different
visually distinct symbols. The visual representation may be
automatically processed according to the syntactically relevant
features of the representation to identify the groups and nesting
of the groups. Other syntactic devices may be used, for example,
using different types of connectors (e.g., arrows) between
elements, or annotations on linking elements.
[0029] In some examples, the syntactic elements identify a
granularity of representation of processing of by the graph-based
computation. For example, certain links, or junctures between links
and nodes, which may be represented as ports, represent transfer of
entire collections of records, which may be unordered, fully
ordered, or partially ordered, where a node of the graph-based
computation that has an output link representing a transfer of an
entire collection is understood to have a specification that
produces such a collection in its execution. Similarly, a node of
the graph-based computation that has an input link representing
transfer of an entire collection of records is understood to have a
specification that consumes such a collection in its execution. On
the other hand, certain lines, or junctions between links and
nodes, which may be represented as ports, represent transfer of at
most one record (i.e., one record, or no record at all) in the
execution of the computation associated with the node, and
processing of a collection of records? corresponds to repeated
executions of the computation specified for the node. In some such
examples, the grouping is such that a group of elements may
represent processing of at most one record on each link entering
the region and producing at most one record leaving the region,
with at most one execution of each of the computations associated
with each of the nodes of the group. Such a group may be referred
to as a "scalar" group. Such a group may be nesting within another
group in which executions of computations associated with nodes in
that group produce or consume entire collections of records.
[0030] It should be understood that the graphical elements that are
grouped are not necessarily the nodes of the graph being visually
represented. For example, links represented as arrows may also be
grouped (i.e., the spatial extent of the visual representation of
the arrows are fully included in the determined regions for the
groups to which they belong). In some examples, groups of elements
that are grouped include both visual representations of nodes and
visual representations of links of the graph representing the
computation.
[0031] In some examples, the grouping are determined by associating
each element of the visual representation (or equivalently with
each element of the graph representing the computation) with a
label of from a partially ordered set of labels. In some examples,
each label may correspond to a path of nodes in a tree representing
the partial ordering of the labels. For example, the entire visual
representation may correspond to the root node of the tree, and
each child of the root may correspond to a different disjoint
group. For any node representing a group of elements, each child of
that node represents a different disjoint nested group (e.g.,
subgroup of one or more, possibly all, elements) of that group. In
the visual environment in which the regions and boundaries are
defined consistent with the partial ordering (i.e., nesting) of the
group labels, any path in the visual representation between a first
region, corresponding to a first node in the tree, and a second
region, corresponding to a second node in the tree, corresponds to
a path within the tree from the first node to the second node of
the tree such that each transition between nodes of the tree
corresponds to traversal of a boundary of a region in the visual
representation.
[0032] In an aspect, in general, a method for graph-based
computation includes accepting specification information for the
graph-based computation, the specification information including a
plurality of graph elements, and providing a visual representation
of the specification information to a user. In a first computation
system, a visual representation of a plurality of groups of the
graph elements is determined based on the accepted specification
information, including determining a spatial extent of a spatial
region for at least a first group of the plurality of groups based
at least in part on a spatial extent of each of a plurality of
graph elements. A visual representation of spatial regions for the
plurality of groups is presented in conjunction with the visual
representation of the specification information, the visual
representation of each spatial region including visual
representations of at least some of the graph elements in the group
corresponding to that spatial region.
[0033] In some embodiments, a visual representation of the spatial
region for the first group is contained within a visual
representation of a spatial region for a second group of the
plurality of groups, according to a nesting of the first group of
graph elements within the second group of graph elements, where (1)
the first group of graph elements is a subset of fewer than all
graph elements in the first group of graph elements, and (2) each
graph element in the first group of graph elements is directly
connected at least one other graph element in the first group of
graph elements within the graph-based computation.
[0034] In some examples, determining the visual representation of
the plurality of groups includes processing the accepted
specification information to form the groups. Further, the method
may include causing an execution of graph-based computation on a
second computation system to be consistent with the formed
plurality of groups. For example, an executable representation of
the graph-based computation may be formed from the specification
information and the formed groups.
[0035] In some embodiments, the visual feedback of the regions
and/or corresponding outlines of groups in the visual environment
is computed by a first computer, for example, on a continuous basis
or on demand from the user, to provide feedback that is consistent
with the other input and modification of the visual representation
of the graph-based computation by the user. This computation by the
first computer includes automated determination of the groups and
their nesting in order to identify the groups. Note that the inputs
and modifications by the user may keep the groups unchanged, or may
change the membership of plurality of groups, for example, through
a change of syntax (e.g., by a change of connection of ports of
computation elements). In either case, the visual feedback of the
regions of the groups may (verb missing) in the visual
representation. The same computation by the first computer to
identify the groups is used by the first computer to compile and/or
execute the computation on a second computer (or multicomputer
system) in a manner that is consistent with the visual
representation computed from that computation of the groups.
Therefore, the visual representation (e.g., presented on a computer
display to a user) and the computation, which performs the
represented computation, are linked and consistent.
[0036] The specification information for the graph-based
computation may include a specification of the plurality of graph
elements, the specification of each graph element including a
location of a visual representation of the graph element in a
visual representation of the graph-based computation.
[0037] Determining the visual representation of plurality of groups
of the graph elements may include: forming a first characterization
of a candidate set of outlines enclosing the spatial regions for
the groups; and determining a second characterization of a final
set of outlines enclosing the spatial regions for the groups from
the first characterization. For example, forming the first
characterization may include forming a tessellation of at least a
part of the visual representation surrounding the graph elements.
Forming the first characterization may include identifying
intersections of edges of tiles of the tessellation and the set of
outlines. Determining the second characterization may include
modifying the intersections, which may include constraining the
modified intersections according to separation limits between
outlines or between outlines and graph elements. Determining the
second characterization may further include smoothing and outline
formed by joining the intersections.
[0038] In some implementations, the graph elements form a partially
ordered set, and forming the first characterization includes
determining a number of outlines separating pairs of graph elements
according to the partial ordering. Forming the first
characterization may include determining intersections of lines
between visual representations of graph elements and the set of
outlines according to the number of outlines separating the graph
elements.
[0039] Determining the second characterization of a final set of
outlines may include reducing a length of each of the candidate set
of outlines to form the final set of outlines, where reducing the
length is constrained by separation limits between outlines or
between outlines and visual representations of graph elements.
[0040] At least some spatial region for a group of graph elements
may include a disconnected spatial region.
[0041] In some implementations, each of the graph elements in the
plurality of graph elements includes nodes in a graph that includes
nodes interconnected by links.
[0042] In some implementations, each of one or more the graph
elements in the plurality of graph elements represents a
computation step within the graph-based computation.
[0043] In some implementations, the visual representation of each
spatial region includes visual representations of at least some of
the graph elements in the group corresponding to that spatial
region.
[0044] In some implementations, the spatial extent of the spatial
region for the first group is specified by an outline enclosing the
spatial region for the first group.
[0045] Aspects can have one or more of the following
advantages.
[0046] This linking of the visual representation and computation
performed addresses a technical problem of avoiding computation
errors through misspecification of the computation. The automated
feedback of the grouping and nesting of elements through the
computation and rendering of spatial regions in the visual
representation (e.g., in a visual interactive development
environment) addresses a technical problem of input of a complex
specification with the solution of inferring aggregated elements of
the specification (e.g., the groups and their nesting) and
rendering them (e.g., in the form of regions) without requiring
explicit user input to specify the groups and/or to render them in
the visual representation.
[0047] Other features and advantages of the invention will become
apparent from the following description, and from the claims.
DESCRIPTION OF DRAWINGS
[0048] FIG. 1 is a block diagram of a task-based computation
system.
[0049] FIG. 2A is an example of a data processing graph.
[0050] FIG. 2B is an example of outlines for the data processing
graph of FIG. 2A.
[0051] FIG. 2C is an example of a portion of a data processing
graph with control and data ports.
[0052] FIGS. 2D-2E are examples of data processing graphs with
control and data ports.
[0053] FIG. 3A is a data processing graph including a number of
scalar output port to scalar input port connections.
[0054] FIG. 3B is a data processing graph including a number of
collection output port to collection input port connections.
[0055] FIG. 3C is a data processing graph including a collection
output port to scalar input port connection and a scalar output
port to collection input port connection.
[0056] FIG. 4A is scalar port to scalar port connection between two
components.
[0057] FIG. 4B is a collection port to collection port connection
between two components.
[0058] FIG. 4C is a collection port to scalar port connection
between two components, including an execution set entry point.
[0059] FIG. 4D is a scalar port to collection port connection
between two components, including an execution set exit point.
[0060] FIG. 5 is a data processing graph with a stack based
assignment algorithm applied.
[0061] FIG. 6 is a data processing graph with a global mapping
based assignment algorithm applied.
[0062] FIG. 7 is a data processing graph with user defined
execution sets.
[0063] FIG. 8A and FIG. 8B illustrate a "same set as" relationship
in a data processing graph.
[0064] FIG. 9 is a data processing graph with an entry point that
replicates data elements.
[0065] FIGS. 10A-10C illustrate a user interface workflow.
[0066] FIG. 11A is a data processing graph with illegal execution
sets.
[0067] FIG. 11B is a data processing graph with an illegal
execution set loop.
[0068] FIGS. 12A-12B are diagrams of examples of data processing
graphs and corresponding control graphs.
[0069] FIGS. 13A-13B are state transition diagrams for an example
execution state machine.
[0070] FIG. 14 is a diagram of a set of processing engines.
[0071] FIG. 15 is a block diagram of a compiler/interpreter
including a graphical user interface.
[0072] FIG. 16 is an example of a visual representation of a
graph-based computation showing a spatial region associated with an
execution set.
[0073] FIG. 17A is a diagram illustrating a triangular tessellation
of the visual representation of FIG. 16.
[0074] FIG. 17B is a diagram illustrating an initial outline
corresponding to the tessellation shown in FIG. 17B.
[0075] FIG. 17C is a diagram illustrating an adjusted outline
corresponding to FIG. 17B.
[0076] FIGS. 17D-E are diagrams illustrating a "bumper" limitation
on boundaries.
[0077] FIGS. 18A-B are diagrams illustrating a triangular
tessellation and corresponding outlines, respectively, for a second
example.
[0078] FIG. 19 is a diagram illustrating processing of overlapping
blocks.
[0079] FIG. 20 is a diagram illustrating a triangular tessellation
for a third example, corresponding to the outlines of FIG. 2B.
DESCRIPTION
[0080] Referring to FIG. 1, a task-based computation system 100
uses a high-level program specification 110 to control computation
and storage resources of a computing platform 150 to execute the
computation specified by the program specification 110. A
compiler/interpreter 120 receives the high-level program
specification 110 and generates a task-based specification 130 that
is in a form that can be executed by a task-based runtime
interface/controller 140. The compiler/interpreter 120 identifies
one or more "execution sets" of one or more "components" that can
be instantiated, individually or as a unit, as fine-grained tasks
to be applied to each of multiple data elements. Part of the
compilation or interpretation process involves identifying these
execution sets and preparing the sets for execution, as described
in more detail below. It should be understood that the
compiler/interpreter 120 may use any of variety of algorithms that
include steps such as parsing the high-level program specification
110, verifying syntax, type checking data formats, generating any
errors or warnings, and preparing the task-based specification 130,
and the compiler/interpreter 120 can make use of a variety of
techniques, for example, to optimize the efficiency of the
computation performed on the computing platform 150. A target
program specification generated by the compiler/interpreter 120 can
itself be in an intermediate form that is to be further processed
(e.g., further compiled, interpreted, etc.) by another part of the
system 100 to produce the task-based specification 130. The
discussion below outlines one or more examples of such
transformations but of course other approaches to the
transformations are possible as would be understood, for example,
by one skilled in compiler design.
[0081] Generally, the computation platform 150 is made up of a
number of computing nodes 152 (e.g., individual server computers
that provide both distributed computation resources and distributed
storage resources) thereby enabling high degrees of parallelism. As
discussed in further detail below, the computation represented in
the high-level program specification 110 is executed on the
computing platform 150 as relatively fine-grain tasks, further
enabling efficient parallel execution of the specified
computation.
1 Data Processing Graphs
[0082] In some embodiments, the high-level program specification
110 is a type of graph-based program specification called a "data
processing graph" that includes a set of "components", each
specifying a portion of an overall data processing computation to
be performed on data. The components are represented, for example,
in a programming user interface and/or in a data representation of
the computation, as nodes in a graph. Unlike some graph-based
program specifications, such as the dataflow graphs described in
the Background above, the data processing graphs may include links
between the nodes that represent any of transfer of data, or
transfer of control, or both. One way to indicate the
characteristics of the links is by providing different types of
ports on the components. The links are directed links that are
coupled from an output port of an upstream component to an input
port of a downstream component. The ports have indicators that
represent characteristics of how data elements are written and read
from the links and/or how the components are controlled to process
data.
[0083] These ports may have a number of different characteristics.
One characteristic of a port is its directionality as an input port
or output port. The directed links represent data and/or control
being conveyed from an output port of an upstream component to an
input port of a downstream component. A developer is permitted to
link together ports of different types. Some of the data processing
characteristics of the data processing graph depend on how ports of
different types are linked together. For example, links between
different types of ports can lead to nested subsets of components
in different "execution sets" that provide a hierarchical form of
parallelism, as described in more detail below. Certain data
processing characteristics are implied by the type of the port. The
different types of ports that a component may have include: [0084]
Collection input or output ports, meaning that an instance of the
component will read or write, respectively, all data elements of a
collection that will pass over the link coupled to the port. For a
pair of components with a single link between their collection
ports, the downstream component is generally permitted to read data
elements as they are being written by an upstream component,
enabling pipeline parallelism between upstream and downstream
components. The data elements can also be reordered, which enables
efficiency in parallelization, as described in more detail below.
In some graphical representations, for example in programming
graphical interfaces, such collection ports are generally indicated
by a square port symbol at the component. [0085] Scalar input or
output ports, meaning that an instance of the component will read
or write, respectively, at most one data element from or to a link
coupled to the port. For a pair of components with a single link
between their scalar ports, serial execution of the down stream
component after the upstream component has finished executing is
enforced using transfer of the single data element as a transfer of
control. In some graphical representations, for example in
programming graphical interfaces, such scalar ports are generally
indicated by a triangle port symbol at the component. [0086]
Control input or output ports, which are similar to scalar inputs
or outputs, but no data element is required to be sent, and are
used to communicate transfers of control between components. For a
pair of components with a link between their control ports, serial
execution of the down stream component after the upstream component
has finished executing is enforced (even if those components also
have a link between collection ports). In some graphical
representations, for example in programming graphical interfaces,
such control ports are generally indicated by a circular port
symbol at the component.
[0087] These different types of ports enable flexible design of
data processing graphs, allowing powerful combinations of data and
control flow with the overlapping properties of the port types. In
particular, there are two types of ports, collection ports and
scalar ports, that convey data in some form (called "data ports");
and there are two types of ports, scalar ports and control ports,
that enforce serial execution (called "serial ports"). A data
processing graph will generally have one or more components that
are "source components" without any connected input data ports and
one or more components that are "sink components" without any
connected output data ports. Some components will have both
connected input and output data ports. In some embodiments, the
graphs are not permitted to have cycles, and therefore must be a
directed acyclic graph (DAG). This feature can be used to take
advantage of certain characteristics of DAGs, as described in more
detail below.
[0088] The use of dedicated control ports on components of a data
processing graph also enable flexible control of different parts of
a computation that is not possible using certain other control flow
techniques. For example, job control solutions that are able to
apply dependency constraints between dataflow graphs don't provide
the fine-grained control enabled by control ports that define
dependency constraints between components within a single dataflow
graph. Also, dataflow graphs that assign components to different
phases that run sequentially don't allow the flexibility of
sequencing individual components. For example, nested control
topologies that are not possible using simple phases can be defined
using the control ports and execution sets described herein. This
greater flexibility can also potentially improve performance by
allowing more components to run concurrently when possible.
[0089] By connecting different types of ports in different ways, a
developer is able to specify different types of link configurations
between ports of components of a data processing graph. One type of
link configuration may correspond to a particular type of port
being connected to the same type of port (e.g., a scalar-to-scalar
link), and another type of link configuration may correspond to a
particular type of port being connected to a different type of port
(e.g., a collection-to-scalar link), for example. These different
types of link configurations serve both as a way for the developer
to visually identify the intended behavior associated with a part
of the data processing graph, and as a way to indicate to the
compiler/interpreter 120 a corresponding type of compilation
process needed to enable that behavior. While the examples
described herein use unique shapes for different types of ports to
visually represent different types of link configurations, other
implementations of the system could distinguish the behaviors of
different types of link configurations by providing different types
of links and assigning each type of link a unique visual indicator
(e.g., thickness, line type, color, etc.). However, to represent
the same variety of link configurations possible with the three
types of ports listed above using link type instead of port type,
there would be more than three types of links (e.g.,
scalar-to-scalar, collection-to-collection, control-to-control,
collection-to-scalar, scalar-to-collection, scalar-to-control,
etc.) Other examples could include different types of ports, but
without explicitly indicating the port type visually within a data
processing graph.
[0090] The compiler/interpreter 120 performs procedures to prepare
a data processing graph for execution. A first procedure is an
execution set discovery pre-processing procedure to identify a
hierarchy of potentially nested execution sets of components. A
second procedure is a control graph generation procedure to
generate, for each execution set, a corresponding control graph
that the compiler/interpreter 120 will use to form control code
that will effectively implement a state machine at runtime for
controlling execution of the components within each execution set.
Each of these procedures will be described in greater detail
below.
[0091] A component with at least one input data port specifies the
processing to be performed on each input data element or collection
(or tuple of data elements and/or collections on multiple of its
input ports). One form of such a specification is as a procedure to
be performed on one or a tuple of input data elements and/or
collections. If the component has at least one output data port, it
can produce corresponding one or a tuple of output data elements
and/or collections. Such a procedure may be specified in a high
level statement-based language (e.g., using Java source statements,
or a Data Manipulation Language (DML) for instance as used in U.S.
Pat. No. 8,069,129 "Editing and Compiling Business Rules"), or may
be provided in some fully or partially compiled form (e.g., as Java
bytecode). For example, a component may have a work procedure whose
arguments include its input data elements and/or collections and
its output data elements and/or collections, or more generally,
references to such data elements or collections or to procedures or
data objects (referred to herein as "handles") that are used to
acquire input and provide output data elements or collections.
[0092] Work procedures may be of various types. Without intending
to limit the types of procedures that may be specified, one type of
work procedure specifies a discrete computation on data elements
according to a record format. A single data element may be a record
from a table (or other type of dataset), and a collection of
records may be all of the records in a table. For example, one type
of work procedure for a component with a single scalar input port
and a single scalar output port includes receiving one input
record, performing a computation on that record, and providing one
output record. Another type of work procedure may specify how a
tuple of input records received from multiple scalar input ports
are processed to form a tuple of output records sent out on
multiple scalar output ports.
[0093] The semantic definition of the computation specified by the
data processing graph is inherently parallel in that it represents
constraints and/or lack of constraints on ordering and concurrency
of processing of the computation defined by the graph. Therefore,
the definition of the computation does not require that the result
is equivalent to some sequential ordering of the steps of the
computation. On the other hand, the definition of the computation
does provide certain constraints that require sequencing of parts
of the computation, and restrictions of parallel execution of parts
of the computation.
[0094] In the discussion of data processing graphs, implementation
of instances of components as separate "tasks" in a runtime system
is assumed as a means of representing sequencing and
parallelization constraints. A more specific discussion of an
implementation of the data processing graph into a task-based
specification, which implements the computation consistently with
the semantic definition, is discussed more fully after the
discussion of the characteristics of the graph-based specification
itself.
[0095] Generally, each component in a data processing graph will be
instantiated in the computing platform a number of times during
execution of the graph. The number of instances of each component
may depend on which of multiple execution sets the component is
assigned to. When multiple instances of a component are
instantiated, more than one instance may execute in parallel, and
different instances may execute in different computing nodes in the
system. The interconnections of the components, including the types
of ports, determine the nature of parallel processing that is
permitted by a specified data processing graph.
[0096] Although in general state is not maintained between
executions of different instances of a component, as discussed
below, certain provisions are provided in the system for explicitly
referencing persistent storage that may span executions of multiple
instances of a component.
[0097] In examples where a work procedure specifies how a single
record is processed to produce a single output record, and the
ports are indicated to be collection ports, a single instance of
the component may be executed, and the work procedure is iterated
to process successive records to generate successive output
records. In this situation, it is possible that state is maintained
within the component from iteration to iteration.
[0098] In examples where a work procedure specifies how a single
record is processed to produce a single output record, and the
ports are indicated to be scalar ports, multiple instances of the
component may be executed, and no state is maintained between
executions of the work procedure for different input records.
[0099] Also, in some embodiments, the system supports work
procedures that do not follow a finest-grained specification
introduced above. For example, a work procedure may internally
implement an iteration, for example, which accepts a single record
through a scalar port and provides multiple output records through
a collection port.
[0100] As noted above, there are two types of data ports,
collection ports and scalar ports, that convey data in some form;
and there are two types of serial ports, scalar ports and control
ports, that enforce serial execution. In some cases, a port of one
type can be connected by a link to a port of another type. Some of
those cases will be described below. In some cases, a port of one
type will be linked to a port of the same type. A link between two
control ports (called a "control link") imposes serial execution
ordering between linked components, without requiring data to be
sent over the link. A link between two data ports (called a "data
link") provides data flow, and also enforces a serial execution
ordering constraint in the case of scalar ports, and does not
require serial execution ordering in case of collection ports. A
typical component generally has at least two kinds of ports
including input and output data ports (either collection ports or
scalar ports) and input and output control ports. Control links
connect the control port of an upstream component to a control port
of a downstream component. Similarly, data links connect the data
port of an upstream component to a data port of a downstream
component.
[0101] A graphical user interface can be used by developers to
specify a specific data processing computation from a set of
components, each of which carries out a particular task (e.g., a
data processing task). The developer does so by assembling a data
processing graph on a canvas area shown on a display screen. This
involves placing the components on the canvas, connecting their
various ports with appropriate links, and otherwise configuring the
components appropriately.
[0102] An example of such a data processing graph that may be
constructed in such a graphical user interface is shown in FIG. 2A.
A series of components are shown with various types of ports
interconnected by links. In some implementations, including the
implementation illustrated in this example, the convention is that
input data ports (both collection ports and scalar ports) are in
the left side of a component, and output data ports (both
collection ports and scalar ports) are on the right side of a
component. Also, in this example, input control ports are on the
top side of a component, and output control ports are on the bottom
side of a component. While these conventions, along with the
different port symbol shapes, help to convey to a developer the
flow of data and control, it is still generally very difficult for
a developer to ascertain at a glance how different components would
be grouped into execution sets based on these conventions alone,
even if the developer were very familiar with the known execution
set discovery procedures (described in more detail below). So, the
outlines described herein can be computed and visually presented
within the user interface, as shown in FIG. 2B, clearly showing
each nested group of components that belong in the same execution
set. As is clearly evident by a comparison of FIGS. 2A and 2B, both
the existence of the outlines, and the features of their contours
(e.g., being selected not to overlap with each other), aid greatly
in conveying functionality to a developer or other user.
[0103] The following simple example illustrates certain behavior in
the context of components that have a single pair of collection
ports and a single pair of control ports.
[0104] FIG. 2C shows an example in which a portion of a data
processing graph being assembled includes a first component 210A
with input and output control ports 212A, 214A, and input and
output collection ports 216A, 218A. Control links 220A, 222A
connect the input and output control ports 212A, 214A to control
ports of other components in the data processing graph. Similarly,
data links 224A, 226A connect the input and output collection ports
216A, 218A to ports of other components in the data processing
graph. The collection ports 216A, 218A are represented in the
figure with rectangular shape, whereas the control ports 212A, 214A
are represented with circular shape.
[0105] In general, the input collection port 216A receives data to
be processed by the component 210A, and the output collection port
214 provides data that has been processed by the component 210A. In
the case of a collection port, this data is generally an unordered
collection of an unspecified number of data elements. In a
particular instance of the overall computation, the collection may
include multiple data elements, or a single data element, or no
data elements. In some implementations, a collection is associated
with a parameter that determines whether the elements in the
collection are unordered or ordered (and if ordered, what
determines the ordering). As will be described in greater detail
below, for an unordered collection, the order in which the data
elements are processed by the component at the receiving side of
the data link may be different from the order in which the
component at the sending side of the data link provides those data
elements. Thus, in the case of collection ports, the data link
between them acts as a "bag" of data elements from which a data
element may be drawn in an arbitrary order, as opposed to a
"conveyor belt" that moves data elements from one component to
another in a specific order.
[0106] The control links are used to convey control information
between control ports, which determines whether and when a
component will begin execution. For example, the control link 222A
either indicates that the component 210B is to begin execution
after the component 210A has completed (i.e., in a serial order),
or indicates that the component 210B is not to begin execution
(i.e., is to be "suppressed"). Thus, while no data is sent over a
control link, it can be viewed as sending a signal to the component
on the receiving side. The way this signal is sent may vary
depending on the implementation, and in some implementations may
involve the sending of a control message between components. Other
implementations may not involve sending an actual control message,
but may instead involve a process directly invoking a process or
calling a function associated with the task represented by the
component on the receiving side (or omission of such invocation or
function call in the case of suppression).
[0107] The ability to link control ports thus enables the developer
to control the relative ordering among the different portions of a
data processing computation represented by different components of
the data processing graph. Additionally, providing this ordering
mechanism using control ports on the components enables the mixing
of logic associated with data flow and control flow. In effect,
this enables data to be used to make decisions about control.
[0108] In the example shown in FIG. 2C, control ports connect to
other control ports, and data ports connect to other data ports.
However, the data on a data port inherently carries two different
kinds of information. The first kind is the data itself, and the
second is the existence of data at all. This second kind of
information can be used as a control signal. As a result, it
becomes possible to provide additional flexibility by enabling a
scalar data port to be connected to a control port.
[0109] FIG. 2D shows an example data processing graph 230 that
exploits the flexibility imparted by an ability to connect scalar
ports to control ports.
[0110] The data processing graph 230 features a first component 231
labeled "Compute Date Info," a second component 232 labeled "Do
Monthly Report?", a third component 233 labeled "Do Weekly Report,"
a fourth component 234 labeled "Monthly Report," a fifth component
235 labeled "Do Weekly Report?", and a sixth component 236 labeled
"Weekly Report." The data processing graph 230 carries out a
procedure that always produces either a daily report, a daily
report and a weekly report, or all three kinds of report. The
decision on which of these outcomes will occur depends on the
evaluation of certain date information provided by the first
component 231. Thus, FIG. 2D shows an example of data effectively
in control of execution.
[0111] Execution begins when the first component 231 provides date
information out its output scalar ports to the input scalar port of
the second component 232 and to the input scalar port of the third
component 233. The second component 232, which has no connected
input control port, immediately goes to work. All other components,
including the third component 233, have connected input control
port(s) and must wait to be activated by a suitable positive
control signal.
[0112] The second component 232 inspects this date information and
determines whether it is appropriate to do a monthly report. There
are two possible outcomes: either a monthly report is required, or
it is not. Both the second component 232 and the third component
233 have two output scalar ports, and are configured to perform a
selection function that provides a data element that acts as a
positive control signal on one output scalar port (i.e., the
selected port), and negative control signal on the other output
scalar port.
[0113] If, based on the date information, the second component 232
determines that no monthly report is required, the second component
232 sends a data element out its bottom output scalar port to the
input control port of the third component 233. This data element is
interpreted as a positive control signal that indicates to the
third component 233 that the second component 232 has finished
processing the data provided by the first component 231 and that
the third component 233 may now begin processing its received date
information data.
[0114] On the other hand, if the second component 232 determines
that, based on the date information provided by the first component
231, a monthly report is required, it instead sends a data element
that is interpreted as a positive control signal from its output
scalar port to an input control port of the fourth component 234.
Although the data element is more than just a control signal, the
fourth component 234 treats it as a positive control signal because
it is being provided to its input control port. The fourth
component 234 ignores the actual data in the data element and just
uses the existence of the data element as a positive control
signal.
[0115] The fourth component 234 proceeds to create a monthly
report. Upon completion, the fourth component 234 outputs a control
signal from its output control port to an input control port of the
third component 233. This tells the third component 233 that it
(i.e. the third component 233) can now begin processing the date
information that the first component 231 supplied to it.
[0116] Thus, the third component 233 will always eventually process
the data provided by the first component 231 via its input scalar
port. The only difference lies in which component triggers it to
start processing: the second component 232 or the fourth component
234. This is because the two input control ports on the third
component 233 will be combined using OR logic such that a positive
control signal received at either port (or both) will trigger
processing.
[0117] The remainder of the graph 230 operates in essentially the
same way but with the third component 233 taking over the role of
the second component 232 and the sixth component 236 taking over
the role of the fourth component 234.
[0118] Upon being activated by a control signal at its input
control ports, which comes either from the second component 232 or
the fourth component 234, the third component 233 inspects the date
information provided by the first component 231 over the data link
connecting the first component 231 to the third component 233. If
the third component 233 determines from the date information that
no weekly report is required, it sends a data element interpreted
as a positive control signal out of one of its output scalar ports
to the input control port of the fifth component 235.
[0119] On the other hand, if the third component 233 determines
that a weekly report is required, it sends a data element
interpreted as a positive control signal out of its other output
scalar port to an input control port of the sixth component 236.
The sixth component 236 proceeds to create a weekly report. Upon
completion, it sends a data element interpreted as a positive
control signal from its output scalar port to an input control port
of the fifth component 235.
[0120] The fifth component 235 will thus always eventually execute,
with the only difference being whether the third component 233 or
the sixth component 236 ultimately triggers it to begin execution.
Upon receiving a control signal from either the third component 233
or the sixth component 236, the fifth component 235 creates the
daily report.
[0121] An example is shown in FIG. 2E, which also shows the use of
both scalar and collection data ports.
[0122] FIG. 2E shows a data processing graph 240 having a first
component 241 labeled "Input File," a second component 242 labeled
"Get Filename From Request," a third component 243 labeled "Read
File," a fourth component 244 labeled "Is Bad Record?", a fifth
component 245 labeled "Invalid Records," a sixth component 246
labeled "Generate Bad Record Filename," a seventh component 247
labeled "Any Validation Errors?", and an eighth component 248
labeled "Send Alert." This graph is intended to write bad records
to a file and to send an alert upon detecting such a bad
record.
[0123] The components 241 and 243 are examples of components that
serve as sources of data, and component 245 is an example of a
component that serves as a sink of data. The components 241 and 243
use as their source an input file that may be stored in any of a
variety of formats in a filesystem (such as a local filesystem, or
a distributed filesystem). An input file component reads the
contents of a file and produces a collection of records from that
file. A scalar input port (as shown on component 243) provides a
data element that specifies the location of the file to be read
(e.g., a path or a uniform resource locator) and the record format
to be used. In some cases the location and record format may be
provided as parameters to the input file component, in which case
the input scalar port need not be connected to any upstream
component and need not be shown (as for component 241). A
collection output port (as shown on both component 241 and 243)
provides the collection of records. Similarly, an output file
component (such as component 245) would write a collection of
records received over an input collection port to an output file
(whose location and record format may optionally be specified by an
input scalar port). An input file or output file component may also
include a control input or output port that is linked to a control
port of another component (such as component 245).
[0124] In the illustrated data processing graph 240, components
that are within the larger dashed rectangle are part of an
execution set. This execution set contains another execution set
nested within it. This nested execution set, also shown within a
dashed rectangle, contains only the fourth component 244. Execution
sets are discussed in more detail below.
[0125] In operation, the first component 241 reads an input file.
As it is executing, it provides the collection of records within
the input file to the second component via a data link from an
output collection data port to an input collection data port of the
second component 242. Different instances of the second component
242 and the other down stream components (which are in the same
execution set) may be executed for each record in the collection,
as will be described in more detail below. Since the second
component 242 does not have anything connected to its control
input, it immediately begins processing. Upon completion, the
second component 242 provides a filename on its output scalar
ports. This filename is received by both the third component 243
and the sixth component 246 at respective input scalar ports.
[0126] The third component 243 immediately reads the file
identified by the filename and provides the content of the file on
an output collection port for delivery to an input scalar port of
an instance of the fourth component 244. Meanwhile, the sixth
component 246 receives the same filename and outputs another
filename, which it provides to both on output scalar ports
connected to corresponding input scalar ports of the fifth
component 245 and the seventh component 247.
[0127] Upon receiving a filename from the sixth component 246 and
the bad records from the fourth component 244, the fifth component
245 writes the bad records to the output file whose filename is
identified by the sixth component 246.
[0128] The seventh component 247 is the only one not primed to
execute upon receiving data at its data input port. When the fifth
component 245 is finished writing to the output file, it sends a
control signal out its control output port to the input control
port of the seventh component 247. If the seventh component 247
determines that there was an error, it then provides data to the
input scalar port of the eighth component 248. This causes the
eighth component 248 to generate an alarm. This provides an example
in which control ports are used to limit execution of certain
components within a data processing graph.
[0129] It should be apparent that the ability to control processing
in one component based on the state of another component carries
with it the possibility of controlling processing when a set of
multiple upstream components have all reached particular states.
For example, a data processing graph can support multiple control
links to or from the same control port. Alternatively, in some
implementations, a component can include multiple input and output
control ports. Default logic can be applied by the
compiler/interpreter 120. The developer can also provide custom
logic for determining how control signals will be combined. This
can be done by suitably arranging combinatorial logic to apply to
the various control links of the upstream components, and trigger
startup of a component only when a certain logical state is reached
(e.g., when all upstream components have completed, and when at
least one has sent an activation control signal in the case of the
default OR logic).
[0130] In general, a control signal can be a signal that triggers
the commencement of processing or triggers the suppression of
processing. The former is a "positive control signal" and the
latter is a "negative control signal." However, if combinatorial
logic is used to determine whether or not a task should be invoked
(triggering commencement of processing) it is possible for the
logic to "invert" the usual interpretation, such that the task is
invoked only when all inputs provide a negative control signal.
Generally, the combinatorial logic may provide an arbitrary "truth
table" for determining a next state in a state machine
corresponding to the control graph described in more detail
below.
[0131] An unconnected control port can be assigned a default state.
In one embodiment, the default state corresponds to a positive
control signal. As described in more detail below, this can be
achieved by the use of implicit begin and end components in a
control graph representing the data processing graph.
[0132] The different types of data ports on various components
allow data to pass over links between components in different ways
depending on the types of input and output ports that link those
components. As described above, a scalar port represents production
(for a scalar output port) or consumption (for a scalar input port)
of at most a single data element (i.e., 0 or 1 data elements).
Whereas, a collection port represents production (for a collection
output port) or consumption (for a collection input port) of a set
of potentially multiple data elements. By supporting both types of
data ports in a single data processing graph, computing resources
can be allocated more efficiently and a more complex control flow
and data flow can be generated between tasks, allowing a developer
to easily indicate the behavior that is desired.
[0133] Referring to FIG. 3A, a data processing graph 300 includes a
series of three connected components, a first component (A1) 302, a
second component (B1) 304, and a third component (C1) 306. The
first component includes a collection type input port 308 and a
scalar type output port 310. The second component 304 includes a
scalar type input port 312 and a scalar type output port 314. The
third component includes a scalar type input port 316 and a
collection type output port 318.
[0134] A first link 320 connecting the scalar output port 310 of
the first component 302 to the scalar input port 312 of the second
component 304 both allows data to pass between the first component
302 and the second component 304 and at the same time enforces
serial execution of the first and second components 302, 304.
Similarly, a second link 322 connecting the scalar output port 314
of the second component 304 to the scalar input port 316 of the
third component 306 both allows data to pass between the second
component 304 and the third component 306 and enforces serial
execution of the second and third components 304, 306.
[0135] Due to the interconnections of the scalar ports in FIG. 3A,
the second component 304 begins executing only after the first
component 302 completes (and passes a single data element over the
first link 320), and the third component 306 begins executing only
after the second component 304 completes (and passes a single data
element over the second link 322). That is, each of the three
components in the data processing graph runs once in the strict
sequence A1/B1/C1.
[0136] In some examples, one or more of the components can be
placed into a suppressed state, meaning that the one or more
components do not execute and therefore do not pass any data
elements out of their output ports. Enabling components to be
suppressed avoids wasted resources, for example, by ensuring that
components that will not perform any useful processing do not need
computing resources (e.g., processes or memory) to be devoted to
them. Any components with scalar input ports connected only to the
output ports of suppressed components do not execute since they
receive no data. For example, if the first component 302 is placed
in a suppressed state then the scalar input port 312 of the second
component 304 receives no data from the scalar output port 310 of
the first component 302 and therefore does not execute. Since the
second component 304 does not execute, the scalar input port 316 of
the third component 306 receives no data from the scalar output
port 314 of the second component 304 and also does not execute.
Thus, the data passed between two scalar ports also acts as a
positive control signal similar to the signal sent between two
linked control ports.
[0137] In the exemplary data processing graph of FIG. 3A, the input
port 308 of the first component 302 and the output port of the
third component 318 happen to be collection ports, which have no
effect on the serial execution behavior of the first, second, and
third components 302, 304, 306 imposed by the scalar ports
connecting them.
[0138] In general, collection ports are used both to pass a
collection of data elements between components and at the same time
may give the runtime system a license to reorder the data elements
within that set. Reordering of data elements of an unordered
collection is allowed because there is either no dependence on the
state of the computation from one data element to another data
element, or if there is global state that is accessed as each data
element is processed the final state is independent of order in
which those data elements were processed. This license to reorder
provides flexibility for delaying decisions about parallelization
until runtime.
[0139] Referring to FIG. 3B, a data processing graph 324 includes a
series of three connected components, a first component (A2) 326, a
second component (B2) 328, and a third component (C2) 330. The
first component 326 includes a collection type input port 332 and a
collection type output port 334. The second component 328 includes
a collection type input port 336 and a collection type output port
338. The third component 330 includes a collection type input port
340 and a collection type output port 342.
[0140] Each of the three components 326, 328, 330 specifies how a
collection of one or more input elements is processed to generate a
collection of one or more output elements. There is not necessarily
a one-to-one correspondence between a particular input element and
a particular output element. For example, a number of data elements
in a first collection of data elements 344 between the first
component 326 and the second component 328 may be different than a
number of elements in a second collection of data elements 346
between the second component 328 and the third component 330. The
only constraints placed on connections between collection ports is
that each data element in the collection is passed from one
collection port to another, while allowing arbitrary reordering
between the first component 326 and the second component 328 and
between the second component 328 and the third component 330 with
respect to the order in which they are processed. Alternatively, in
other examples, the collection ports can optionally be configured
to preserve order. In this example, the three components 326, 328,
330 start up together and run concurrently, allowing pipeline
parallelism.
[0141] The compiler/interpreter 120 described in relation to FIG. 1
is configured to recognize collection port to collection port
connections and translate the computation into executable code in a
manner that is appropriate for the computation being performed. The
unordered nature of the collection data link gives the
compiler/interpreter 120 flexibility in how this is accomplished.
For example, if it happens to be the case that, for the second
component 328, each output element is computed based on a single
input element (i.e., there is no state maintained across data
elements), the compiler/interpreter 120 may allow the runtime
system to dynamically parallelize the processing of the data
elements by instantiating as many as one instance of the component
per data element (e.g., depending on the computing resources
available at runtime). Optionally, state can be maintained across
data elements in components that have input collection ports in
special cases. But in the general case, the runtime system can be
allowed to parallelize the component's task. For example, if the
runtime system detects that no global state is being maintained, it
may be allowed to parallelize the task. Some components can also be
configured to support maintaining state, in which case
parallelization may be disallowed. If the collection is unordered,
the fact that order does not need to be preserved among data
elements means that each instance of the second component 328 can
provide its output data element to the third component 330 as soon
as it is available, and the third component 330 can begin
processing those data elements before all instances of the second
component 328 have finished.
[0142] In some examples, a graph developer can explicitly indicate
that the processing of the data elements in a collection of data
may be dynamically parallelized by connecting a collection type
output port of one component to a scalar type input port of another
component. Such an indication also requires that state is not
maintained between processing of different elements of the
collection. Referring to FIG. 3C, a data processing graph 348
includes a series of three connected components, a first component
(A3) 350, a second component (B3) 352, and a third component (C3)
354. The first component 350 includes a collection type input port
356 and a collection type output port 358. The second component 352
includes a scalar type input port 360 and a scalar type output port
362. The third component 354 includes a collection type input port
364 and a collection type output port 366.
[0143] The collection type output port 358 of the first component
is connected to the scalar type input port 360 of the second
component 352 by a first link 368 and the scalar type output port
362 of the second component 352 is connected to the collection type
input port 364 by a second link 370. As is described in greater
detail below, a link from a collection type output port to a scalar
type input port implies an entry point into an execution set and a
link from a scalar type output port to a collection type input port
implies an exit point of an execution set. Very generally, as is
described in greater detail below, components included in an
execution set may be dynamically parallelized by the runtime
controller to process data elements from a collection of data
elements.
[0144] In FIG. 3C, the link 368 between the collection type output
port 358 of the first component 350 and the scalar type input port
360 of the second component 352 implies an entry point into an
execution set. The link 370 between the scalar type output port 362
of the second component 352 and the collection type input port 364
of the third component 354 implies an exit point of the execution
set. That is, the second component 352 is the only component in the
execution set.
[0145] Since the second component 352 is included in the execution
set, a separate instance of the second component 352 is launched
for each data element received from the collection type output port
358 of the first component 350. At least some of the separate
instances may run in parallel, depending on decisions that may not
be made until runtime. In this example the first (350) and third
(354) components start up together and run concurrently, while the
second component (352) runs once for each data element within the
collection received over the link 368. Alternatively, the second
component 352 can run once for each tuple of multiple data elements
within the collection.
2 Execution Sets
[0146] As is described above in relation to FIG. 1, the
compiler/interpreter 120 performs an execution set discovery
pre-processing procedure on a data processing graph to prepare the
data processing graph for execution. In a general sense, as used
herein, the term "execution set" refers to a set of one or more
components that can be invoked as a unit and applied to a portion
of data, such as a portion of the data elements of an output
collection port. Therefore, at most one instance of each component
in the execution set is executed for each input data element (or
tuple of multiple input data elements presented to one or more
input ports of the execution set). Within the execution set,
sequencing constraints are imposed by the links to scalar and
control ports, with parallel execution of the components in an
execution set being permissible as long as the sequencing
constraints are not violated. The code prepared for an execution
set by the compiler/interpreter 120 may include embedded
information (e.g., an annotation or modifier) that indicates how
the tasks corresponding to the components are to be performed when
the code is executed (e.g., degree of parallelism). In examples in
which one instance of an execution set is executed for a tuple of
multiple data elements in a received collection, the tuple may
consist of a fixed number of data elements, for example, or a
number of data elements that share some characteristic (e.g., a
common key value). In examples in which there are at least some
components that are permitted to execute in parallel, the execution
set may be implemented using multiple tasks, for example, a task
for the execution set as a whole, and one or more sub-tasks for
concurrent execution of an instance of one or more of the
components. Therefore, tasks representing different instances of
the execution set may themselves be broken down into even
finer-grained tasks, for example, with sub-tasks that may execute
concurrently. Tasks for different execution sets may generally be
executed independently and in parallel. So if a large dataset has a
million records, for example, there may be a million independent
tasks. Some of the tasks may be executed on different nodes 152 of
the computing platform 150. Tasks may be executed using lightweight
threads that may be efficiently executed concurrently, even on a
single node 152.
[0147] In general, the execution sets identified by the assignment
algorithm(s) (i.e., the execution sets other than a root execution
set) receive data elements through a "driving" scalar data port at
the boundary of the execution set. For each data element received
at the driving input scalar data port of the execution set, each of
the components within the execution set are executed once (if
activated) or not at all (if suppressed). Multiple instances of the
execution set can be instantiated and executed in parallel to
process multiple data elements that are available to the execution
set from an upstream collection port. A degree of parallelism for
an execution set can be determined at runtime (and includes a
possible decision not to parallelize the execution set), and is
limited only by the computational resources available at runtime.
The individual outputs of the independent instances of the
execution set are gathered at output port(s) of the execution set,
regardless of order, and are made available to downstream
components. Alternatively, in other embodiments, execution sets
other than the root execution set can be recognized (in some cases,
based on user input) that do not require a driving input scalar
data port. Such an execution set without a driving input scalar
data port can be executed, using the procedures described herein,
in a single instance if appropriate (e.g., for a latched execution
set described below), or in multiple instances in parallel. For
example, a parameter can be set that determines a number of times
an execution set will execute, and/or a number of parallel
instances of the execution set that will execute.
[0148] Very generally, the execution set discovery procedure uses
an assignment algorithm that determines subsets of components
within the data processing graph that are to be applied as a set to
input elements of an unordered collection of data elements. The
assignment algorithm traverses the data processing graph and
assigns each component to a subset based on assignment rules. As is
made apparent in the following examples, a given data processing
graph may include a number of execution sets nested at different
levels of an execution set hierarchy.
[0149] In the data processing graphs described herein, there are
two types of data ports: scalar data ports and collection data
ports. In general, a pair of linked components (i.e., upstream
component A 402 and downstream component B 404 of FIGS. 4A to 4D)
will be in the same execution set by default if they are connected
by a link between ports of the same type (unless they are in
different execution sets for another reason). In FIG. 4A, component
A 402 has an output port 406 with a scalar type and component B 404
has an input port 408 with a scalar type. Since the link 410
between component A 402 and component B 404 connects two scalar
type ports, components A and B 402, 404 are in the same execution
set in this example. In FIG. 4A, since the link between component A
402 and component B 404 is a scalar-to-scalar link, either 0 data
elements or 1 data element is passed between upstream component A
402 and downstream component B 404 over the link 410. Upon
completion of upstream component A's 402 processing, a data element
is passed over the link 410, unless upstream component A 402 is
suppressed (as is described above), in which case no data element
is passed over the link 410.
[0150] Referring to FIG. 4B, component A 402 has an output port 412
with a collection type and component B 404 has an input port 414
with a collection type. Since the link 410 between component A 402
and component B 404 connects two collection type ports, component A
402 and component B 404 are also in the same execution set in this
example. In FIG. 4B, since the link 410 between component A 402 and
component B 404 is a collection-to-collection link, a set of data
elements is passed between the upstream and downstream components
over the link 410.
[0151] When there is a mismatch between the port types on either
end of a link, there is an implicit change in a level of the
execution set hierarchy. In particular, mismatched ports represent
entry points or exit points to an execution set at a particular
level of the execution set hierarchy. In some examples, an
execution set entry point is defined as a link between a collection
type output port and a scalar type input port. In FIG. 4C, one
example of an execution set entry point 424 is illustrated at the
link 410 between component A 402 and component B 404, since the
output port 416 of component A 402 is a collection type port and
the input port 418 of component B 404 is a scalar type port.
[0152] In some examples, an execution set exit point is defined as
a link between a scalar type output port and a collection type
input port. Referring to FIG. 4D, one example of an execution set
exit point 426 is illustrated at the link 410 between component A
402 and component B 404, since the output port 420 of component A
402 is a scalar type port and the input port 422 of component B 404
is a collection type port.
[0153] The assignment algorithm implemented prior to compilation
and/or interpretation by the compiler/interpreter 120 uses
execution set entry and execution set exit points to discover the
execution sets present in the data processing graph.
2.1 Stack Based Assignment Algorithm
[0154] For illustration purposes, in a first example, a data
processing graph has a simple, one dimensional graph structure, and
a simpler assignment algorithm is illustrated using a stack based
algorithm. In the stack based assignment algorithm, each component
in the data processing graph is labeled with one or more "ID
strings," which are made up of integers separated by a separation
character `/`. The number of times the separation character `/`
appears in the ID string for a given component determines the level
of the component in the execution set hierarchy. In some examples,
a component may have multiple input links and therefore may have
multiple ID strings. In such cases, the algorithm has rules,
described in greater detail below, for determining which ID string
to use.
[0155] In one example of the stack based assignment algorithm, the
compiler/interpreter 120 walks the data processing graph, in an
upstream to downstream direction, according to the following
procedure. Initially, the most upstream component(s) are labeled
with an ID string of `0` indicating it is a component at the root
level of the execution set hierarchy.
[0156] The links and components on a path from the most upstream
component to the most downstream component are then traversed. If a
link between a collection type output port of an upstream component
and a collection type input port of a downstream component is
encountered, the ID string of the upstream component is propagated
to the downstream component. Similarly, if a link between a scalar
type output port of an upstream component and a scalar type input
port of a downstream component is encountered, the ID string of the
upstream component is propagated to the downstream component.
[0157] If a link between a collection type output port of an
upstream component and a scalar type input port of a downstream
component is encountered, the downstream component is assigned a
label including the label of the upstream component with `/n`
appended to its end, where n is 1+<max of all existing ID string
integers>. If a link between a scalar type output port of an
upstream component and a collection type input port of a downstream
component is encountered, the downstream component is assigned a
label including the label of the upstream component with its
right-most ID string integer (and its separation character `/`)
removed.
[0158] In some examples, various conditions may be considered
illegal and will cause an error in the algorithm (e.g., if a
component has two different ID strings at the same level of the
execution set hierarchy, or the presence of a cycle in an execution
set).
[0159] Referring to FIG. 5, the stack based assignment algorithm
described above is applied to an exemplary data processing graph
550, resulting in the discovery of two execution sets (in addition
to a Root, "Level 0" execution set 551): a first "Level 1"
execution set 570 and a second "Level 2" execution set 572 nested
within the first "Level 1" execution set 670. To arrive at the
discovery of the two execution sets 570, 572, the stack based
assignment algorithm first labels the most upstream component, a
first dataset 656, with an ID string of `0.` The stack based
assignment algorithm then traverses the components and of the one
dimensional path through the data processing graph 550. In
traversing the path, the stack based assignment algorithm first
traverses the link from the first dataset 556 to a first component
558. Since the output port of the first dataset 556 is a collection
type output port and the input port of the first component 558 is a
scalar type input port, the first component 558 is assigned an ID
string of `0/1` which is the ID string of the first dataset 556
with `/1` appended to its end, where 1 is the max of all existing
ID string integers +1. In general, appending `/1` to the ID string
of the first component 558 is an indication of a transition from
the Root, "Level 0" execution set 551 to the "Level 1" execution
set 570. In some examples, this transition is represented using a
first execution set entry point indicator 557.
[0160] The assignment algorithm then traverses the link from the
first component 558 to a second component 560. Since the output
port of the first component 558 is a collection type output port
and the input port of the second component 560 is a scalar type
input port, the second component 560 is assigned an ID string of
`0/1/2` which is the ID string of the first component 558 with `/2`
appended to its end, where 2 is the max of all existing ID string
integers +1. In general, appending `/2` to the ID string of the
second component 560 is an indication of a transition from the
"Level 1" execution set 570 to the "Level 2" execution set 572. In
some examples, this transition is represented using a second
execution set entry point indicator 559.
[0161] The assignment algorithm then traverses the link from the
second component 560 to a third component 562. Since the output
port of the second component 560 is a scalar type output port and
the input port of the third component 562 is a scalar type input
port, the ID string (i.e., `0/1/2`) of the second component 560 is
propagated to the third component 562.
[0162] The assignment algorithm then traverses the link from the
third component 562 to a fourth component 564. Since the output
port of the third component 562 is a scalar type output port and
the input port of the fourth component 564 is a collection type
input port, the fourth component is assigned an ID string of `0/1`
which is the ID string of the third component 562 with its
right-most ID string of `2` (and its separation character `/`)
removed. In general, removing the `/2` from the ID string of the
third component 562 is an indication of a transition from the
"Level 2" execution set 572 to the "Level 1" execution set 570. In
some examples, this transition is represented using a first
execution set exit point indicator 563.
[0163] The assignment algorithm then traverses the link from the
fourth component 564 to a fifth component 566. Since the output
port of the fourth component 564 is a scalar type output port and
the input port of the fifth component 566 is a collection type
input port, the fifth component 566 is assigned an ID string of `0`
which is the ID string of the fourth component 564 with its
right-most ID string integer (and its separation character `/`)
removed. In general, removing the `/1` from the ID string of the
fourth component 564 is an indication of a transition from the
"Level 1" execution set 570 to the Root, "Level 0" execution set
551. In some examples, this transition is represented using a
second execution set exit point indicator 565.
[0164] Finally, the assignment algorithm traverses the link from
the fifth component 566 to a second dataset 568. Since the output
port of the fifth component 566 is a collection type output port
and the input port of the second dataset 568 is a collection type
input port, the ID string of the fifth component 566 (i.e., `0`) is
propagated to the second dataset 568.
[0165] In some examples, in addition to entry point indicators and
exit point indicators, the change between the flow of collections
of data elements and individual scalar data elements can be
visually represented using additional visual cues within the user
interface. For example, the line representing a link can be thicker
between a collection port and an indicator and thinner between an
indicator and a scalar port.
[0166] The result of the stack based assignment algorithm includes
a version of the data processing graph 550 where each of the
components is labeled with an ID string. In the example of FIG. 5,
the first dataset 556, the second dataset 568, and the fifth
component 566 are all labeled with the ID string `0.` The first
component 558 and the fourth component 564 are labeled with the ID
string `0/1.` The second component 560 and the third component 562
are each labeled with the ID string `0/1/1.`
[0167] Each unique ID string represents a unique execution set in
the execution set hierarchy. Those components with the ID string
`0` are grouped into the Root, "Level 0" execution set 551 in the
execution hierarchy. Those components with the ID string `0/1` are
grouped into the "Level 1" execution set 670, which is nested
within the root execution set 651 (where `0/1` can be read as
execution set 1 nested within execution set 0). Those components
with the ID string `0/1/2` are grouped into a "Level 2" execution
set 572, which is nested within both the Root, "Level 0" execution
set 551 and the "Level 1" execution set 570.
2.2 Global Mapping Based Assignment Algorithm
[0168] In some examples, for more general data processing graphs,
the stack based assignment algorithm may not be sufficient for
correctly determining the execution set hierarchy. For example, in
general data processing graphs, any given component can have
multiple input ports and/or multiple output ports, rendering
general data processing graphs incompatible with the stack based
approach. In such examples, a global mapping based assignment
algorithm is used to determine the execution set hierarchy.
[0169] The global mapping based assignment algorithm leverages the
fact that data processing graphs are constrained to be directed
acyclic graphs. Directed acyclic graphs can be processed using a
topological sorted order, ensuring that each component of the graph
is only processed after all of the components immediately upstream
of the component have been processed. Since all of the components
immediately upstream of the component are known to have been
processed, the ID string for the component can be determined by
choosing the ID string of the most deeply nested (in the execution
set hierarchy) component that is directly upstream from the
component.
[0170] In some examples, the global mapping based assignment
algorithm uses a standard topological sorting algorithm such as
Kahn's algorithm to obtain a topological sorted order for a given
data processing graph. Kahn's algorithm is summarized by the
following pseudo-code:
TABLE-US-00001 L .rarw. Empty list that will contain the sorted
elements S .rarw. Set of all nodes with no incoming edges while S
is non-empty do remove a node n from S add n to tail of L for each
node m with an edge e from n to m do remove edge e from the graph
if m has no other incoming edges then insert m into S if graph has
edges then return error (graph has at least one cycle) else return
L (a topologically sorted order)
[0171] After determining the topological sorted order, the global
mapping based assignment algorithm traverses the components of the
data processing graph in the topological sorted order to determine
the proper ID string (or simply an ID number) for each of the
components. In particular, as the components are traversed, every
component of the data processing graph copies its ID string to its
output port. Components that are immediately downstream from an
upstream component and are not separated from the upstream
component by an execution set entry point or an execution set exit
point read the ID string from the upstream component's output port
and use the ID string as their ID string.
[0172] For an upstream component that is separated from a
downstream component by an execution set entry point, a new ID
string is allocated at the execution set entry point and is
provided to the downstream component for use as its ID string. A
mapping of the ID string of the upstream component to the ID string
of the downstream component (i.e., a parent/child mapping) is
stored in a global mapping data store for later use.
[0173] For an upstream component that is separated from a
downstream component by an execution set exit point, the ID string
at the output port of the upstream component is read by the
execution set exit point. The global mapping data store is then
queried to determine the parent ID string for the ID string at the
output port. The parent ID string is provided to the downstream
component for use as its ID string.
[0174] Referring to FIG. 6, one example of an exemplary general,
two dimensional data processing graph 628 is analyzed using the
global mapping based assignment algorithm described above. The data
processing graph 628 includes a first dataset (D1) 632, a first
component (C1) 638, a second component (C2) 640, a third component
(C3) 645, a fourth component (C4) 646, a fifth component (C5) 642,
a sixth component (C6) 644, and a second dataset (D2) 634. Before
assigning to ID strings to individual components of the data
processing graph 628, a topological sorting algorithm (e.g., Kahn's
algorithm) is applied to the data processing graph, resulting in a
topological sorted order of: D1, C1, C2, C3, C4, C5, C6, D2.
[0175] With the topological sorted order determined, the global
mapping based assignment algorithm traverses the components of the
data processing graph in the topological sorted order to determine
the proper ID string for each of the components, resulting in the
discovery of a "Level 1" execution set 630 and a "Level 2"
execution set 631 (in addition to the Root, "Level 0" execution
set). To arrive at the discovery of the two execution sets 630,
631, the global mapping based assignment algorithm first labels the
most upstream component, a first dataset (D1) 632, with an ID
string of `0.` The stack based assignment algorithm then traverses
the components and links of the data processing graph 628 in the
topological sorted order.
[0176] The global mapping based assignment algorithm first
traverses the link from the first dataset (D1) 632 to the first
component (C1) 638. Since the output port of the first dataset (D1)
632 is a collection type output port and the input port of the
first component (C1) 638 is a collection type input port, no
execution set entry point or exit point is identified and the ID
string (i.e., `0`) of the first dataset (D1) 632 is read from the
output port of the first dataset (D1) 632 and assigned to the first
component (C1) 638.
[0177] The assignment algorithm then traverses the link between the
first component (C1) 638 and the second component (C2) 640. Since
the output port of the first component (C1) 638 is a collection
type output port and the input port of the second component (C2)
640 is a scalar type input port, a first execution set entry point
639 is identified between the two components 638, 640. At the first
execution set entry point 639, a new ID string (i.e., `1`) is
allocated and assigned as the ID string of the second component
(C2) 640. A mapping 653 of the parent ID string (i.e., `0`) for the
first execution set entry point 639 to the child ID string (i.e.,
`1`) for the first execution set entry point 639 is stored in a
global mapping data store 649 for later use.
[0178] The assignment algorithm then traverses the link from the
second component (C2) 640 to the third component (C3) 645. Since
the output port of the second component (C2) 640 is a collection
type output port and the input port of the third component 645 is a
scalar type input port, a second execution set entry point 641 is
identified between the two components 640, 645. At the second
execution set entry point 641, a new ID string (i.e., `2`) is
allocated and assigned as the ID string of the third component (C3)
645. A mapping 651 of the parent ID string (i.e., `1`) for the
second execution set entry point 641 to the child ID string (i.e.,
`2`) for the second execution set 641 is stored in the global
mapping data store 649 for later use.
[0179] The assignment algorithm then traverses the link from the
third component (C3) 645 to the fourth component (C4) 646. Since
the output port of the third component (C3) 645 is a collection
type output port and the input port of the fourth component (C4)
646 is a collection type input port, no execution set entry or exit
points is identified and the ID string (i.e., `2`) of the third
component (C3) 645 is read from the output port of the third
component (C3) 645 and assigned to the fourth component (C4)
646.
[0180] The assignment algorithm then traverses the link from the
fourth component (C4) 646 to the fifth component (C5) 642. Since
the output port of the fourth component (C4) 646 is a scalar type
output port and the input port of the fifth component (C5) 642 is a
collection type input port, a first execution set exit point 647 is
identified between the two components 646, 642. At the first
execution set exit point 647, the ID string of the fourth component
(C4) 646 is read from the output port of the fourth component (C4)
646 and is used to query the global mapping data store 649. The
global mapping data store 649 returns the parent child relationship
651 (i.e., `1/2`) stored in association with the second execution
set entry point 641. The parent ID string (i.e., `1`) of the
parent/child relationship 651 is assigned as the ID string for the
fifth component (C5) 642.
[0181] The assignment algorithm then traverses the link from the
fifth component (C5) 642 to the sixth component (C6) 644. Since the
output port of the fifth component (C5) 642 is a scalar type output
port and the input port of the sixth component (C6) 644 is a
collection type input port, a second execution set exit point 643
is identified between the two components 642, 644. At the second
execution set exit point 643, the ID string of the fifth component
(C5) 642 is read from the output port of the fifth component (C5)
642 and is used to query the global mapping data store 649. The
global mapping data store 649 returns the parent/child relationship
653 (i.e., `0/1`) stored in association with the first execution
set entry point 639. The parent ID string (i.e., `0`) of the
parent/child relationship 653 is assigned as the ID string for the
sixth component (C6) 644.
[0182] Finally, the assignment algorithm traverses the link from
the sixth component (C6) 644 to the second dataset (D2) 634. Since
the output port of the sixth component (C6) 644 is a collection
type output port and the input port of the second dataset (D2) 634
is a collection type input port, no execution set entry point or
exit point is identified and the ID string (i.e., `0`) of the sixth
component (C6) 644 is read from the output port of the sixth
component (C6) 644 and assigned to the second dataset (D2) 634.
[0183] The result of the global mapping based assignment algorithm
includes a version of the data processing graph 628 where each of
the components is labeled with an ID string. In the example of FIG.
6, the first dataset (D1) 632, the first component (C1) 638, the
sixth component (C6) 644, and the second dataset (D2) 634 are all
labeled with the ID string `0.` The second component (C2) 640 and
the fifth component (C5) 642 are both labeled with the ID string
`1.` The third component (C3) 645 and the fourth component (C4) 646
are both labeled with the ID string `2.`
[0184] Each unique ID string represents a unique execution set in
the execution set hierarchy. Those components with the ID string
`0` are grouped into the Root, "Level 0" execution set 629 in the
execution hierarchy. Those components with the ID string `1` are
grouped into a "Level 1" execution set 630, which is nested within
the root execution set 629. Those components with the ID string `2`
are grouped into the "Level 2" execution set 631, which is nested
within the Root, "Level 0" execution set 629 and further within the
"Level 1" execution set 630.
2.3 User Defined Execution Sets
[0185] In the examples described above, assignment algorithm(s) are
used to automatically discover the execution sets present in a data
processing graph without any user intervention. However, in some
examples, a user may require functionality other than the
functionality afforded by the assignment algorithm(s). In such
cases, a user can explicitly add execution set entry points and
exit points to explicitly define where execution sets begin and/or
end. Referring to FIG. 7, a data processing graph 776 includes a
first dataset 774, a first component 778, a second component 780,
and a second dataset 790. Applying the assignment algorithm(s)
described above to the data processing graph 776 would result in
the discovery of a single execution set including the first
component 778 and the second component 780. However, in this case,
the user has explicitly defined two execution sets (i.e., a first
execution set 782 and a second execution set 786) for the data
processing graph 776. In particular, the user has inserted an
execution set exit point component 784 into a link coming out of an
output port of the first component 778 and has inserted an
execution set entry point 788 into the link going into an input
port of the second component 780. By adding the execution set exit
point 784 and the execution set entry point 788 to the link between
the first component 778 and the second component 780 the user has
essentially broken what was a single execution set into two
separate execution sets 782, 786.
[0186] In some examples, the user defines all of the execution set
entry and exit points for a data processing graph. In other
examples, the user defines some of the execution set entry and exit
points and then leaves it to the assignment algorithm(s) to
discover the remaining execution set entry points and exit points
for the data processing graph.
2.4 Same Set as Relationships
[0187] In some examples, a user may wish to explicitly designate to
which execution set a given component belongs. For example,
referring to FIG. 8A, data processing graph 892 includes a first
execution set 894 which receives data elements from a create data
component 896 and a read table component 898. These components are
similar to an input file component except they have different
sources for the collection of data elements that they provide. For
the create data component 896, instead of a scalar input port that
specifies a file location, there is an (optional) scalar input port
that specifies a number of records data elements to be produced,
and there is also a parameter that specifies how each data element
is to be generated. For the read table component 898, instead of a
scalar input port that specifies a file location, there is an
(optional) scalar input port that specifies a table in a database.
The first execution set 894 includes a first component 891 and a
second component 893 which together process the data elements from
the create data component 896 and the read table component 898 to
generate an output that is provided to a first dataset 899.
[0188] In FIG. 8A, the read table component 898 is external to the
first execution set 894 meaning that it is run once and outputs a
collection of data elements from its collection type output port.
The collection of data elements traverses the boundary of the first
execution set 894 and is provided to a collection type input port
on the first component 891. For each parallel instance of the
components in the execution set 894, a copy of the collection of
data elements at the collection type input port on the first
component 891 is created. Generally, whether a link is from a
collection port, a scalar port, or a control port, a link between
components that are assigned to different execution sets will have
the data or control elements copied to all instances for links
flowing into an execution set, and will have the data or control
elements gathered from all instances for links flowing out of an
execution set. Data elements are gathered into a collection and
control elements are gathered into a vector, which may be handled
appropriately (including possibly flagging it as an error)
depending on the control logic of the downstream component.
[0189] Referring to FIG. 8B, in some examples, a user may require
that the read table component 898 is executed for each parallel
instance of the components in the execution set 894. To achieve
this functionality, the user can specify a "same set as"
relationship between the read table component 898 and the first
component 891. As a result of the user specifying the "same set as"
relationship, the read table component 898 is moved into the same
execution set (i.e., the first execution set 894) as the first
component 891. Since the read table component 898 is included in
the first execution set 894, each parallel instance of the
components in the first execution set 894 executes an instance of
the read table component 898.
[0190] In some examples, the user can specify the "same set as"
relationship by selecting a destination execution set from a menu
associated with a source execution set, or by dragging a component
from a source execution set to a destination execution set (e.g.,
via a user interface described in greater detail below). In some
examples, error checking is performed to verify that the dragged
component can legally be located in the destination execution set.
For example, one possible requirement that can be enforced on any
two components that are to have a "same set as" relationship to
each other is that there must be at least one path through the data
processing graph that includes both of those components.
2.5 Collection Data Replication
[0191] In some examples, multiple components in an execution set
may each have scalar input ports connected to a single collection
output port of an upstream component via an execution set entry
point. Similarly, multiple components in an execution set may each
have scalar output ports connected to a single collection input
port of a component downstream from the execution set.
[0192] In some examples, to provide the same data from a collection
type output port to the scalar input ports of multiple components,
an execution set entry point creates replica(s) of each data
element from the collection for each of the scalar input ports and
provides the replica(s) to their corresponding scalar input ports.
Similarly, to merge data output by the scalar output ports of
multiple components (from different respective iterations of the
execution set), an execution set exit point can receive output data
elements from the scalar output ports, merge the output data
elements, and then provide the merged output data elements to the
collection input port of the downstream component. In general, the
collection input port of the downstream component is configured to
handle merged data elements.
[0193] Referring to FIG. 9, a data processing graph 923 includes a
first dataset 924, a second dataset 926, and an execution set 928.
The execution set 928 includes two components: a first component
930 and a second component 932. The first dataset 924 has a
collection output port 934 that is connected to and provides a
collection of data elements to an execution set entry point 936 of
the execution set 928. The second dataset 926 has a collection
input port 938 that is connected to and receives a collection of
data elements from an execution set exit point 940 of the execution
set 928.
[0194] Within the execution set 928, the first component 930 has a
first scalar input port 942 and the second component 932 has a
second scalar input port 944. Both the first scalar input port 942
and the second scalar input port 944 are connected to and receive
individual data elements of from the execution set entry point 936.
As is described above, the execution set entry point 936 replicates
data elements received from the collection output port 934 to
provide an copy of each data element of a collection of data
elements to each scalar input port connected to the execution set
entry point 936. In FIG. 9, the execution set entry point 936
creates two replicas of each data element and provides one of the
replicas to the first scalar input port 942 and the other replica
to the second scalar input port 944. As is apparent from the
figure, in some examples a visual representation of the execution
set entry point 936 in a graphical user interface provides a
representation of how many replicas of a data element are created
by the execution set entry point 936. Also, in other examples, the
different entry point indicators representing different copies of
the replicas can be separated and distributed around the border of
the execution set into as many components as there are within the
execution set that need a copy of each replicated data element
provided from the collection output port feeding the execution
set.
[0195] The first component 930 and the second component 932 process
their respective data elements and provide their respective
processed data elements to the execution set exit point 940 via
scalar output ports 946, 948. In some examples, the execution set
exit point 940 groups the processed data elements into pairs and
outputs the pairs of processed data elements to the collection
input port 938 of the second dataset 926. As is apparent from the
figure, in some examples a visual representation of the execution
set exit point 940 in a graphical user interface provides a
representation of how many replicas of a data element are grouped
by the execution set entry point 936.
2.6 Resource Latching
[0196] In some examples, components in a given execution set may be
run multiple times in parallel instances. In some examples, the
components running parallel instances may need to access a shared
resource. To prevent race conditions and other problems related to
multiple processes accessing a shared resource, a latching
mechanism may be used. In general, the latching mechanism allows
one instance of the components in an execution set to obtain a
runtime lock on the shared resource for the time that it takes the
instance to finish running. While an instance has a shared resource
latched, only the components in the instance have access to the
shared resource and the components of other instances must wait for
the latch to be released. After the instance has completed, it
releases the runtime lock, allowing other instances to access the
shared resource. The latching mechanism must both latch and unlatch
the shared resource within a single execution set (e.g., using an
explicit latch component at the upstream end and an explicit
unlatch component at the downstream end). In some embodiments, such
"latched execution sets" cannot be nested nor can they overlap one
another.
2.7 Miscellaneous
[0197] It is noted that, while the global mapping based assignment
algorithm is described in relation to a two dimensional data
processing graph, it can also be used to discover execution sets
for one dimensional data processing graphs.
[0198] In general, execution sets can be arbitrarily nested.
[0199] In general, an execution set has at most one driving data
element that is received for each instance of the execution set
from a linked output collection port. However, multiple scalar
input ports may receive that same data element if it is explicitly
or implicitly replicated crossing the boundary of the execution
set.
[0200] In general, all output scalar ports that have links crossing
the boundary of an execution set have all data elements, from each
of multiple instances of the execution set, gathered into the same
collection provided to a linked input collection port. But, if the
execution set only has a single instance, the output scalar ports
that have links crossing the boundary of the execution set may be
linked to an input scalar port.
[0201] In general, a link between two ports of the same type can
traverse an execution set boundary, assuming that the traversal of
the execution set does not cause any cycles in the data processing
graph.
[0202] In some examples, each execution set is assigned a unique
identifier (e.g., a `1`) by default. In other examples, each
execution set may be assigned an execution set ID path (e.g.,
`1/3/6`). In some examples, a user explicitly supplies an execution
set ID string. The execution set ID string is not necessarily
unique. In the case that an execution set ID string is not unique,
the execution set ID string can be combined with the execution set
ID strings of its parent, grandparent, and so on, resulting in a
unique ID string.
[0203] In some examples, the global mapping based assignment
algorithm results in components being assigned an ID string that
corresponds to the most deeply nested execution set. In some
examples, when execution sets are assigned execution set ID paths,
the execution set ID paths are not necessarily unique. To
compensate for situations where execution set ID paths are not
unique, a constraint is placed on the execution set ID paths
requiring that the execution set ID paths upstream of a given
execution set, must be "compatible," where two execution set ID
paths are compatible if and only if they are the same, or one is a
proper prefix of the other. For example:
[0204] /1/2/3 and /1/2/3 are compatible
[0205] /1/2/3 and /1/2 are compatible
[0206] /1/2 and /1/2/3 are compatible
[0207] /1/2/3 and /1 are compatible
[0208] /1/2/3 and /1/4 are not compatible
[0209] /1/2/3 and /1/4/5 are not compatible
[0210] The embodiments described above impose essentially no
ordering/concurrence constraints on execution of instances of the
scalar blocks. But, in some embodiments, other inputs are provided
to control permissible concurrency and required serialization of
subsets of the data elements that are received from the collection
feeding the execution set. In some embodiments, sequential
processing according to a partial ordering may be imposed on some
subsets of data elements.
[0211] By default the instances of an execution set may run fully
parallel. However, in some cases, a user may desire different
behavior. For example, if the data being processed is account-level
data, the user may want to enforce certain restrictions on
processing the data within each account. For example, the user may
want to enforce serial execution. In such a case, any degree of
parallelism may be permitted across accounts, but two data elements
for the same account must not be processed at the same time (i.e.,
concurrently). Optionally, an additional restriction may be
in-order processing, such that two data elements for the same
account must not be processed out of order according to an order
defined by a key, or by a received order, for example.
[0212] To accomplish this, a serialization key may be provided for
an execution set. All data elements with the same value of the
serialization key must be processed serially, and in some cases in
a well-defined order. One way for the runtime system to enforce
serial execution for data elements with the same serialization key
is to partition execution set instances by serialization key:
assigning instances whose driving data element has a particular
serialization key (or hash value of the serialization key) to be
executed on a particular computing node 152. At runtime, the system
can ensure that work is evenly distributed across computing nodes
152 by scanning a collection of data elements to ensure queues of
runnable tasks remain full. In a case in which there is not
necessarily an explicitly defined order (such as in a collection),
the order may be the same order as they were produced from an
output port (even a collection output port) or an order associated
with a different collation key that governs the order of processing
within a serialization key group. In some cases, an execution set
may be forced to run entirely serially by providing a predefined
value as the serialization key.
[0213] In some embodiments, an appearance that order has been
preserved can be maintained, even if processing has not been
performed strictly according to that order. If data at both the
input and the output of an execution set are associated with a
particular order (e.g., an order of elements within a vector), a
user may wish to preserve that order. Even without serialization in
the processing of data elements, output data elements can be sorted
to restore an ordering associated with a corresponding set of input
data elements, using an ordering key carried along with the data
elements as they are processed, for example. Alternatively, output
data elements that were produced in parallel may be merged in the
same order in which they entered an execution set, without
necessarily requiring an explicit sort operation to be
performed.
[0214] Various computational characteristics associated with
executing code prepared for execution sets can be configured by the
compiler/interpreter 120, with or without input from a user. For
example, the embedded information described above for indicating
how tasks corresponding to components within a particular execution
set are to be performed may include any of the following. The
information may include a compiler annotation that indicates tasks
are to be performed completely serially (i.e., no parallelism). The
information may include a compiler annotation that indicates tasks
are to be performed with as much parallelism as is allowed by the
sequencing constraints. The information may include a compiler
annotation that indicates tasks related to the same key value are
performed serially and tasks related to different key values are
performed in parallel (i.e., serialization by key, as described
above).
[0215] Compiler annotations or modifiers can be used to indicate
any of a variety of computational characteristics: [0216]
concurrency (e.g., parallel, serial, serial by key, as described
above) [0217] precedence between different execution sets (e.g.,
all tasks of one execution set occur after all tasks of another
execution set) [0218] transactionality (e.g., the tasks of an
execution set are processed as a database transaction) [0219]
resource latching (e.g., the tasks of an execution set are
performed with a particular resource, such as a shared variable,
locked, allowing the tasks to access the resource as an atomic
unit) [0220] ordering (e.g., ordering among data elements is
preserved) [0221] tuple size (e.g., number of data elements to be
operated upon by each instance of an execution set)
[0222] The compiler/interpreter 120 may determine the
characteristics based on automatically analyzing properties of an
execution set or of the data processing graph as a whole, and/or
based on receiving input from a user (e.g., user annotations within
the graph). For example, if key values are referenced in an
execution set a compiler annotation may indicate serialization by
key. If a resource is used within an execution set, compiler
modifiers may enable locking/unlocking that resource before/after
the execution set. If there are database operations within an
execution set, each instance of the execution set may be configured
to execute as a database transaction. If the number of cores
available can be determined at compile-time, a compiler annotation
may indicate that each core will execute an instance of an
execution set on a tuple of data items that consists of a number of
data items equal to the total size of the collection divided by
number of cores.
[0223] The compiler annotations and modifiers can be added to code
prepared in the target language, such as a suitable higher-level
language (e.g., DML), or lower-level executable code, or a target
intermediate form of the data processing graph. For example, the
compiler/interpreter 120 may insert components into the data
processing graph that explicitly indicate an entry point or exit
point to an execution set, or components to begin/end transactions
can be placed at entry/exit points of a set of components for
processing a transaction, or components can be used to lock/unlock
resources. Alternatively, the compiler/interpreter 120 may add a
modifier as a modified type of data flow link.
3 User Interface for Data Processing Graphs
[0224] In some examples, a user interface allows a user to develop
a data processing graph by dragging components onto a canvas and
connecting ports of the components together using links. In some
examples, the user interface repeatedly applies the assignment
algorithm(s) described above to the data processing graph as the
user develops the data processing graph. For example, as a user
adds a component to the data processing graph being developed, the
assignment algorithm(s) may be applied to the graph with the added
components. The resulting execution sets discovered by the
assignment algorithm(s) can then be displayed as boxes drawn around
components in the user interface, for example, or as arbitrarily
shaped regions enveloping the components, which can be
distinguished by a unique color, shading, texture, or label used to
render the region containing components in the same execution set.
In some examples, the user can then modify the execution sets
discovered by the assignment algorithm(s) by adding or removing
components to or from execution sets. In some examples, the
assignment algorithm(s) verify that the modified execution sets are
legal. For example, there may be some configurations of components
and links between various ports that could potentially be divided
into execution sets in any of a variety of legal ways. In such
ambiguous cases, the assignment algorithm may select one assignment
of execution sets by default, but a user may have intended a
different assignment of execution sets, in which case the user can
modify the assignment (e.g., by inserting an exit point to close an
execution set earlier in a chain of components). Alternatively, the
assignment algorithm could be configured to recognize ambiguous
configurations in which multiple legal assignments are possible,
and prompt the user for input to select one.
[0225] Referring to FIG. 10A, a user has dragged three components,
a first dataset 1022, a first compute component 1024, and a second
dataset 1026 onto a canvas 1028 of a data processing graph
development user interface. The user has not yet connected the
ports of the components 1022, 1024, 1026 together using links, and
the assignment algorithm(s) have not yet discovered any execution
sets in the data processing graph (other than the root execution
set).
[0226] Referring to FIG. 10B, when the user connects the ports of
the components 1022, 1024, 1026 together with links, the assignment
algorithm(s) automatically discover a first execution set 1030, the
first execution set 1030 including the first compute component
1024. The first execution set 1030 is displayed to the user through
the user interface. As a user continues to add components and links
to the graph, the assignment algorithm(s) automatically discover
and display execution sets through the user interface.
[0227] Referring to FIG. 10C, in some examples, a user may need to
break the links (e.g., to insert another component into the link).
In such examples, if the assignment algorithm(s) were allowed to
re-analyze the data processing graph, the first execution set 1030
would be removed, possibly causing disruption and loss of work for
the user.
[0228] To avoid such a disruption, when the user removes flows or
components from the data processing graph, the assignment
algorithm(s) may not be executed but instead the remaining
components and their execution set associations are left untouched.
For example, in FIG. 10C, with its input and output ports
disconnected, the first component 1024 is still included in the
first execution set 1030. In some examples, when disconnected
components are reconnected, the assignment algorithm(s) are
permitted to automatically discover and display any execution sets
associated with the reconnected components.
[0229] In some examples, if a component of a data processing graph
does not have an explicit (e.g., user defined) execution set
designation, the assignment algorithm(s) are allowed to discover
which execution set the component belongs in. Otherwise, if a
component has an explicit, user defined execution set designation,
the assignment algorithm(s) are not allowed to choose in which
execution set the component is included. For example, if a user
manually moves a component into a given execution set, the
assignment algorithm(s) are not allowed to include the component in
any execution set other than the user designated execution set.
That is, any user modifications to the data processing graph cannot
be overridden by the assignment algorithm(s).
[0230] In some examples, the user interface allows a user to use a
gesture or other interaction with an input device to promote a
component into a given execution set and/or demote a component out
of a given execution set. In some examples, the user can promote or
demote components using a menu option or other affordance. In other
examples, the user can simply drag a component into a desired
execution set in the user interface.
[0231] In some examples, the user interface allows users to specify
one or more constraints for the execution sets in a data processing
graph. For example, a user can constrain an execution to run no
more than N times parallel at a given time.
[0232] In some examples, the compiler/interpreter 120 receives a
representation of the data processing graph that includes a mixture
of manually defined execution sets and execution sets discovered by
the assignment algorithm.
[0233] In some examples, a user can define another type of
execution set, referred to as an enable/suppress execution set
using the interface. For example, a user can draw a box around one
or more components that they wish to be included in the
enable/suppress execution set. The enable/suppress execution set
includes the one or more components and has a scalar input port. If
a scalar output port of an upstream component provides one data
element to the scalar input port of the enable/suppress execution
set, the components in the enable/suppress execution set are
allowed to execute. If the scalar output port of the upstream
component provides zero data elements to the scalar input port of
the enable/suppress execution set, the components included in the
enable/suppress execution set are suppressed. Any execution set
(including an enable/suppress execution set) can include control
input and output ports that can be used to determine whether the
entire execution set will be executed or not, and to propagate
control signals to other components or execution sets. If an
execution set is parallelized (i.e., has multiple instances), then
the input control port must be activated before any instance is
executed, and the output control port is activated after all
instances have completed execution. In some examples, these input
and output control ports are provided by placing visual
representations of the ports on the border of an execution set. In
other examples, these to input and output control ports are
provided by placing them on an additional component in front of an
execution set. For example, this additional "forall component" may
be inserted (e.g., automatically by the user interface, or manually
by a user) between the upstream collection output data port and the
entry point indicator, or in place of the entry point indicator
(i.e., between the upstream collection output data port and the
driving input scalar data port).
[0234] As is noted above in relation to FIG. 7, in some examples, a
user can explicitly define execution set entry points and exit
points by placing execution set entry point and exit point
components along the flows of the data processing graph.
[0235] In some examples, the user interface provides real time
feedback to notify a user when their graph includes an illegal
operation. For example, if there is a conflict caused by the
component being in the user designated execution set, the
assignment algorithm(s) may issue a warning to the user through the
user interface. To provide real time feedback, the assignment
algorithm(s) apply validation rules to a data processing graph to
inform a user whether the data processing graph is legal. Referring
to FIG. 11A, one example of an illegal data processing graph
configuration 1195 includes two data sources, a first data source
1191 feeding a first collection of data elements to a scalar port
of a first component 1102 in a first execution set 1197 and second
data source 1198 feeding a second collection of data elements to a
scalar port of a second component 1104 in a second execution set
1199. The second execution set 1199 outputs a third collection of
data elements which are then input to a scalar data port of a third
component 1106 in the first execution set 1197. Since two different
collections of data elements are connected to different scalar
ports in the first execution set 1197, there is no way of knowing
how many parallel instances of the components in the first
execution set 1197 should be instantiated (since one instance of
the components is generated for each data element present at the
boundary of the first execution set 1197). In some examples, the
user is notified of this conflict by displaying an error indicator
1108 on, for example, the second component 1104.
[0236] Referring to FIG. 11B, another example of an illegal data
processing configuration 1110 includes a data source 1112 feeding a
collection of data elements to a scalar input port of a first
component 1114 in a first execution set 1116. A scalar output of
the first component 1114 provides its output, as a collection of
data, to a collection port of a second component 1118 outside of
the first execution set 1116. The second component 1118 provides a
collection of data elements from a collection type output port to a
scalar data port of a third component 1120 in the first execution
set 1116.
[0237] By passing a collection of data elements from the collection
type output port of the first component 1114 out of the first
execution set 1116, processing the collection of data elements at
the second component 1118, and then passing the processed
collection of data elements back into the scalar port of the third
component 1120, an "execution set loop" is defined.
[0238] In general, execution set loops are illegal since they are
detrimental to execution ordering. For example, it is generally
permissible to have additional flows going into an execution set or
coming out of an execution set since, for inputs the input data can
be buffered prior to executing the execution set and for outputs
the output data can be gathered after the execution set completes
execution. However, this is not possible if an external component
is required to run both before and after the execution set.
[0239] In some examples, the user is notified of execution set
loops by displaying an error indicator 1108 on one or more of the
components.
[0240] In some examples, a data processing graph is considered to
be illegal if each execution set entry point is not matched by at
least one corresponding execution set exit point. Alternatively, an
execution set that has an entry point but no corresponding exit
point may be allowed as a user-defined execution set, even if it is
not recognized automatically by the assignment algorithm. In those
cases, the execution set may end (without providing any output data
elements) after the most downstream component(s) finish execution.
In some examples, a data processing graph is considered to be
illegal if each latch operation is not matched by a corresponding
unlatch operation. Alternatively, an unlatch operation can be
inferred if none is explicitly specified, and only indicated as
illegal if the inferred unlatch operation would need to be in a
different execution set from the latch operation. In some examples,
a data processing graph is considered to be illegal if a latch
operation and its corresponding unlatch operation are not both
present in the same execution set.
4 Visual Display of Nested Execution Sets
[0241] As introduced above, in at least some embodiments, the
execution sets that are discovered by execution of the assignment
algorithm are displayed visually to the user, for example, using
shaped regions enveloping the components in the visual display. The
visual representations of the sets in general include an outline or
other indication of a spatial extent of each set within the visual
representation of the computation. In general, a particular visual
representation (e.g., on a user interface) may include multiple
sets, and sets may be nested one within another. It has been found
that the nature of the outlines or spatial extent can affect the
utility of the visual representation by making the membership of
components into their corresponding sets more or less clear.
[0242] Because the syntactic and/or semantic interpretation of the
computation depends on the assignment of components to the
execution sets, clear visual representation of the membership also
provides clear representation of the interpretation of the
computation to the user. By clearly visually representing the
interpretation, the user can more easily detect unintended
interpretation of the computation that would result in
corresponding unintended runtime computation using the program
specification. However, because the placement of the components may
be based on other considerations than their membership in execution
sets, for example, to make clear the flow of data or control, the
shapes of the regions enclosing the executions sets may be complex,
resulting in potentially complex, confusing, or distracting
presentation of the execution sets. Approaches below provide one or
more ways to forming the regions for the execution sets that are
clear and easily interpreted by the user.
[0243] Referring to FIG. 15, in an embodiment of the approach
introduced above with reference to FIG. 1, a user 1502 provides a
graph-based program specification 1510 via a graphical user
interface 1522 of a compiler/interpreter 1520. This program
specification includes an identification of components of the
program. The user interacts with a visual representation of the
overall program, with each component itself having a visual
representation. For example the overall program is visually
representing on a two-dimensional frame, and the visual
representation of each component has a location within that frame,
and a shape and/or spatial extent within that frame. As part of an
input processing 1528, information in the program specification
characterizing the components and/or the interconnections is used
to identify the execution sets 1526 of the program specification.
These execution sets 1526 are passed to a compilation 1532 to
produce a runtime specification 1530. The runtime specification is
later used to process data according to the specification, and may
includes an execution set control element 1552, which coordinates
the execution of the execution sets. Alternatively, the control of
the execution sets is embedded in the runtime specification 1530
without an explicit execution set control element.
[0244] The same execution sets 1526 that are used to determine the
runtime specification 1530 are passed to an output processing
element 1524 of the graphical user interface 1522. This output
processing forms a visual representation 1560 of the program
specification for presentation to the user 1502. This visual
representation includes the visual representation of the execution
sets in general includes a representation of the spatial regions
and/or outlines of the spatial regions associated with the
execution sets.
[0245] Although described in the context of the computation system
introduced above, it should be understood that the approach to
providing a visual representation of potentially nested sets of
interconnected components is applicable to other systems,
particularly where the assignment of components to sets is based on
a syntactic and/or semantic interpretation (e.g., a "parse") of the
graph-based specification. In general, each component has a visual
representation that itself has a spatial extent. In the system
introduced above, some or all of the components have rectangular
spatial extent in the user interface, although other shapes may be
used (e.g., circles, ovals, icon such as representations of disks,
etc.). In the discussion below, the terms "set" and "group" are
generally used interchangeably, and "component" and" block" are
generally used interchangeably--so the processing may be expressed
as forming the spatial regions associated with nested groups of
blocks. Also, each set is associated with a label such that the
labels are partially ordered where the partial ordering represents
the nesting of the sets. As introduced above, the labels may take
the form "/a/b/c" (i.e., a sequence of symbols, in this case
initiated/rooted and separated by "/"), and a first label envelopes
(i.e., is greater than) a second label if it forms a prefix of the
second label. Therefore a set with label "/a/b" envelopes a set
with label "/a/b/c" and is disjoint with (i.e., unordered with
respect to) a set with label "/a/d".
[0246] The output processing 1524 uses the locations and spatial
characteristics of the components provided by the user in the
program specification 1510, and the identified execution sets 1526
to form the visual representations of the sets. Referring to FIG.
16, a simple example of a components 1621-1623 of a program
specification are shown in their visual representation on a frame
1610. In this example, all the components belong to the whole set,
labeled "/0", and components 1622 and 1623 belong to the nested set
labeled "/0/2". The spatial region 1630 associated with the "/0/2"
label is shaded in this example, and the outline 1631 of the region
is presented in the visual representation. It should be noted that
even in this simple example, because of the positioning of the
components, the "/0/2" set cannot be enveloped in a rectangular
region that also excludes component 1621, which is not in the set.
Therefore it should be clear that non-rectangular outlines of the
spatial regions are generally necessary.
[0247] In this embodiment, the output processing to form the
spatial regions has a number of requirements, including: [0248]
Outlines must not envelop blocks that are not within the
corresponding groups. [0249] Outlines must be separated from the
blocks and from one another, for example, by minimum distances. In
this embodiment, the output processing to form the spatial regions
has a number of goals, including: [0250] Blocks, and which blocks
are nested inside of which other blocks, should be immediately
obvious and immediately recognizable using the user's natural
perceptual shape and hue/color recognition. [0251] The user should
not have to deduce grouping just from labeling or interconnection
of blocks. [0252] Outlines should be smoothly curved, under the
premise that sharp corners and/or lots of fine detail on the
outlines diminishes the user's ability to easily recognize the
grouping and also distinguish between several groupings at a
glance. [0253] Outlines should not have lots of extraneous space
inside them, under the premise that such extra space detracts from
and obscures the information they are providing.
[0254] In an implementation that addresses these design goals, the
process of determining the outlines and spatial regions for the
groups makes use of the following steps. [0255] 1. Accept the
locations (and shapes if necessary) and group labels of the
non-overlapping blocks of the program specification. [0256] 2.
Compute initial outlines of the regions that correctly satisfy the
requirements of correctly enveloping blocks and separating the
outlines [0257] 3. Improve the outlines according to the goals.
[0258] 4. Apply visual logic to the sequencing of hues/colors wrt
child and sibling blocks
[0259] As described in more detail below, in an embodiment, the
step (2.) of computing the initial outlines is performed in a
number of steps: [0260] a. Tessellate the frame [0261] b. Identify
intercepts of the outlines at the edges of the tiles of the
tessellation [0262] c. Connect the intercepts to form the initial
outlines. The term "to tessellate" a space should be understood
broadly to mean to divide up (i.e., partition) the space into
shapes (e.g., polygons) referred to as "tiles," with one example of
such a dividing up making use of the same shapes, such as
triangles, to divide up the space. The result of "tessellating" a
region is referred to as a "tessellation."
[0263] As described in more detail below, in an embodiment, the
step (3.) of improving the outlines is performed in two steps:
[0264] a. Iteratively adjust the intercepts [0265] b. Round
"corners" of the outlines
[0266] Steps 2a-c and 3a are illustrated in FIGS. 17A-C for the
example illustrated in FIG. 16. Referring to FIG. 17A a first step
is to identify a set of points 1710, 1711 and 1712 (only
representative ones are labeled in the figure) on the blocks and
frame of the visual representation of the program specification.
Points 1710 are located at the vertices of the visual
representations of the blocks. In this example in which each block
is represented as a rectangle, four points 1710 are at the corners
of each block's rectangle. Points 1711 are located at the edge of
the frame at horizontal and vertical projections of the closest
points 1710 to the edge. For example, of all of the corner points
1710, only those that lie on (or are within a particular threshold
of) a perimeter polygon connecting certain outer block vertices and
surrounding all of the blocks are selected for projecting the
points 1711 onto the frame. Such a perimeter polygon can be
computed, for example, one of multiple iterations of the
tessellation of step 2a. Points 1712 are located at the corners of
the frame.
[0267] Continuing with step (2a.) the points 1710-1712 are linked
by edges 1720 (only a representative one of which is labeled) to
form a set of mesh of triangles. In this embodiment, Fortune's
procedure is used to select the edges to form a Delaunay mesh of
triangle on the points, as described in Fortune, S., "A Sweepline
Algorithm for Voronoi Diagrams," Algorithmica, 2:153-174, 1987,
which is incorporated herein by reference. However, it should be
understood that other approaches to forming the triangle mesh can
be used with similar overall effect.
[0268] Each edge 1720 of the triangular mesh has two end points
1710-1712. Each end point is associated with a label. A point 1710,
which is at a vertex of a block, is associated with a label of the
block. Points 1711 and 1712, which are on the edge of the frame are
associated with a root label, in this example, "/0". Each edge that
has different labels associated with its endpoints has one or more
intercept points 1730 for the outlines.
[0269] The number and locations of intercept points 1730 on an edge
1720, and the locations of the intercept points along the edge,
depends on the labels of the end points. If the pattern of labels
is "/a" and "/a/b" then there is a single intercept point 1730,
which is associated with the outline of the spatial region
associated with the label "/a/b". In this case, the intercept point
is placed at the midpoint of the edge 1720. Similarly, if the
pattern of labels is "/a/b" and "/a/b/c", then there is also only a
single intercept point on the edge (i.e., associated with the
outline of the "/a/b/c" region).
[0270] If the pattern of labels is "/a" and "/a/b/c/d", for
example, then there will be three intercept points 1730 on the
edge, associated with special regions labeled "/a/b/c/d", "/a/b/c",
and "/a/b". In some examples, these points are evenly spaced
dividing the edge into four equal length segments. In some
examples, spacing between the intercept points 1730 and between the
intercept points 1730 and the mesh points 1710-1712 are not
necessarily equal, for example, providing a minimum separation
between the mesh points and the intercept points, and uniform
spacing between the intercept points.
[0271] If the pattern of labels has a common prefix and different
suffixes, such as in "/a/b" and "/a/c" (i.e., a prefix "/a" and
suffixes "/b" and "/c") then the number of points depends on the
lengths of the suffixes. In this example, two intercept points are
needed: one for the boundary of the "/a/b" region to the "/a"
region, and one for the boundary between the "/a" region and the
"/a/c" region. Therefore, the number of points to be placed on an
edge is the sum of the lengths of the suffixes of the two
labels.
[0272] The example shown in FIG. 17A is relatively simple, with
either no intercept points on edges where both end points are
labeled "/0", or one intercept point on edges that have one end
point labeled "/0" and one labeled "/0/2". In FIG. 17A, these
intercept points are placed at the midpoints of the edges.
[0273] Referring to FIG. 17B, and continuing with step (2b.) the
intercept points that correspond to a same outline are joined by
line segments 1740 to form the closed boundary, which satisfies the
requirements for the spatial regions.
[0274] To later support rendering filled outlines, drawing outer
ones first before drawing inner ones (so that drawing the outer
ones does not hide the inner ones), it is useful to sort these
outlines by increasing nesting depth. One way to determine whether
an outline is nested within another outline is to begin at a point
1730 on the outline, and traverse mesh edges 1720 reach an edge
point 1711-1712 of the frame. Along the traversed path, any other
outline that is crossed an odd number of times encloses the
starting outline. Using this procedure repeatedly, the partial
ordering of the regions by geometric nesting (as opposed to the
labeling) is established.
[0275] It should be recognized that the procedure provided above
does not necessarily result in contiguous spatial regions, and such
disconnected regions may provide an improved visual representation
as compared to a forced contiguous form. Referring to FIGS. 18A-B,
two blocks 1821-1822 are labeled "/0/a" and two blocks 1823-1824
are labeled "/0/b". Following the procedure outlined above, the
triangle mesh and intercept points are located as illustrated in
FIG. 18A. The outlines of the regions are then formed as
illustrated in FIG. 18B. Note that the blocks 1821-1822 with label
"/0/a" are found in two disjoint spatial regions 1830-1831 of the
visual representation, while the blocks 1823-1824 are found within
a single connected region 1840 of the visual representation.
Therefore, it should be clear that in some cases, the region
associated with a particular label (e.g., "/0/a") may be
disconnected and formed of multiple constituent parts.
[0276] The part of the procedure described above does not generally
result in outlines that meet the desired criteria. Referring again
to FIG. 17C, the step (3.) of improving the outlines is performed
by first relocating the intercept points 1730 along the edges 1720
of the triangular mesh in step (3a). In one implementation, this
relocation is performed in an iterative "relaxation" approach.
Intercept points are considered in turn, for example, in a
predefined order, or in a random order. If the length of the
outline of that intercept point can be reduced by moving the point
along the edge, then it is moved subject to spacing constraints. In
some examples, the spacing constraints include a minimum distance
between and an end point 1710-1712 of an edge and the intercept
point and a minimum distance between intercept points. In some
examples these minimum distances are predetermined. In other
examples, these minimum distances are computed according to the
length of the edge and the number of intercept points on the edge.
In some examples, the minimum distances are computed to provide a
consistent minimum distance between end point on a block and the
intercept points, for example, to yield a uniform visual
appearance.
[0277] In FIG. 17C, two representative intercept points 1730 are
illustrated before and after the improvement procedure, and the
remaining intercept points are illustrated at their final
locations.
[0278] Referring to FIGS. 17D-E, in some examples, the adjustment
of the intercept points is constrained such that the intercept
points 1730 and/or the line segments joining the intercept points
1739 do not encroach into "bumper" regions around the components.
For example, a circular bumper 1780 for an outline is positioned
(at least conceptually) at each vertex of a component. In FIG. 17D,
an approach in which the intercept points are constrained to not
enter the bumper region is illustrated, even if the line segments
joining the points encroach into the bumpers. As an alternative,
not only are the intercept points constrained to not enter into the
bumpers, the line segments joining the intercept points are also
constrained to not enter the bumpers. These approaches avoid the
outline from approaching too closely to the vertex in a direction
that does not have an edge of a tile on it. The diameters of the
bumpers are determined, for example, with increasing diameter in
the manner that the minimum spacing is determined for the
intercepts on the edges of the tiles, for example, reducing the
diameters from a default size when there is insufficient room
between components for the default size. Referring to FIG. 17E, it
should be understood that in other embodiments, the outlines
ideally follow the boundaries of the bumpers, thereby both
providing smoothness and achieving an optimality of path for the
outlines.
[0279] Referring back to FIG. 16, the outline 1631 is obtained by
processing the outline 1740 of FIG. 17C by "rounding" the corners
of the outline at the intercept points. For example, for corners
associated with a point 1710 at a vertex of a block, a circular arc
centered at that point is used to replace part of the outline.
Other approaches to smoothing or rounding the outlines can be used,
for example, using other approaches to introduce circular arcs, by
using splines, etc. It should be understood that the approach to
using the "bumpers" illustrated in FIG. 17D followed by rounding
corners may be considered to be one approximation of an optimal
"tightening" of a contour subject the constraints of minimum
separation of contours from one another and from the components.
This approximation provides a computationally efficient approach
that visually provides representations that may be
indistinguishable in their quality as compared to optimal
contours.
[0280] In some embodiments, the requirement that the blocks in the
original specification are non-overlapping is relaxed by first
identifying non-overlapping parts of the blocks, and then
performing the approach as described above. For example, as shown
in FIG. 19, two overlapping rectangles, labeled "/0/a" and "0/b",
may be first replaced with two irregular polygons with rectilinear
sides (which can be considered equivalently to be abutted
rectangles. The outlines of the resulting regions are then computed
using the irregular polygons, and then these computed outlines are
used in the rendering of the original blocks.
[0281] In alternatives of the approach described above, in addition
to blocks, lines may be enveloped in spatial regions. For example,
in addition to points 1710 at vertices of blocks, additional points
along links (e.g., visually represented as lines) joining blocks
can be used to cause links between blocks with a same label to be
with the spatial region for that label. As another example, certain
intercept points 1730 may be introduced, for example at points
along links at locations at symbol characterizing change in data
handling (e.g., a start or an end of a "for all" section), thereby
causing an outline to pass through that symbol.
[0282] A more complex example is illustrated in FIG. 20, which
shows the triangular mesh that was generated and used to form the
resulting contours for the nested spatial regions for the data
processing graph program specification shown in FIG. 2B.
5 State Machine for Control Graphs
[0283] In the process of preparing a data processing graph for
execution, the compiler/interpreter 120 also generates a control
graph in a control graph generation procedure. In some
implementations, generating a control graph includes generating
executable code for performing the tasks corresponding to
individual components and code corresponding to the various links
among the components that determine flow of data and control among
those tasks. This includes transfer of data and control among the
hierarchy of execution sets discovered by the compiler/interpreter
120.
[0284] Part of generating such executable code includes generating,
in some data structure representations, a corresponding control
graph for each execution set, including any enable/suppress
execution sets. Any nested execution sets within an execution set
are treated as a single component representing that nested
execution set for purposes of generating a control graph. The ports
of this representative component correspond to ports of components
within the nested execution set that are connected to links that
cross the boundary of the nested execution set. The
compiler/interpreter 120 will then use this control graph to
generate control code. This generated control code effectively
implements a state machine that controls execution at runtime. In
particular, once execution begins, this generated control code
controls when a component or a port transitions from one state to
another of this state machine.
[0285] FIG. 12A shows an example of how the compiler/interpreter
120 combines first and second component pairs 1202, 1204 of a root
execution set into a control graph 1206. In this example, the first
component pair 1202 includes first and second components 1208, 1210
connected by respective collection data ports 1212, 1214. The
second component pair 1204 includes and third and fourth components
1216, 1218 connected by respective scalar data ports 1220,
1222.
[0286] The compiler/interpreter 120 creates a control graph by
adding a begin component 1224 and a finish component 1226 and
connecting components to the begin and finish components 1224, 1226
as dictated by the topology of the data processing graph. The begin
and finish components do not perform any computing tasks, but are
used by the compiler/interpreter 120 to manage the control signals
that will be used to begin execution of certain components and
determine when all components in the execution set have finished
execution.
[0287] To determine whether a particular component needs to be
connected to a begin component 1224, the compiler/interpreter 120
inspects the inputs to that component to determine if it is not
designated to begin executing based on an existing link to an
upstream serial port, which, as described above, includes both
control ports and scalar ports.
[0288] For example, if a component has no link to its control input
port, there is the possibility that it will never begin executing
since there would never be a control signal to tell it to start. On
the other hand, even if there were no control input, it is
possible, depending on the type of data input that a component has,
for arrival of data to trigger execution of that component. For
example, if a component has a scalar input port, then even in the
absence of a control signal at its control input port, that
component will still begin execution as soon as it sees data at its
scalar input port. On the other hand, if a component only has a
collection data input, then this will not happen. If such a
component does not have a control input or scalar data input to
trigger execution, it will need a connection to the begin component
1224.
[0289] In the context of FIG. 12A, the first component 1208 has
neither a control input nor a scalar data input. Thus, there would
be no way for the first component 1208 to begin execution by
itself. Therefore, the first component 1208 must be linked to the
begin component 1224. The third component 1216 likewise has neither
a control input nor a scalar data input. Therefore, the third
component 1216 must also be linked to the begin component 1224.
[0290] The fourth component 1218 has no control input. But it is
connected to receive a scalar data input from the third component
1216. Therefore, it will begin execution upon receiving data
through its input scalar port 1222. Thus, the fourth component 1218
does not require a connection to the begin component 1224.
[0291] The second component 1210 is configured to receive data from
the first component 1208. However, this data is received at an
input collection port 1214 and not at an input scalar port. As a
result, the second component 1210, like the first, must also be
connected to the begin component 1224.
[0292] The compiler/interpreter 120 also needs to identify which of
the components will need to be connected to the finish component
1226.
[0293] In general, a component is connected to a finish component
1226 when it lacks either a control output link or a data output
link (of any type). In the diagram on the left side of FIG. 12A,
this condition is only satisfied by the second component 1210 and
the fourth component 1218. Thus, as shown on the right side of FIG.
12A, only these two components are connected to the finish
component 1226.
[0294] FIG. 12B is similar to FIG. 12A except that a control link
exists between the first component 1208 and the third component
1216 on the left side of the figure. Consistent with the rules, it
is no longer necessary to connect the third component 1216 to the
begin component 1224 in the resulting alternative control graph
1206'.
[0295] The control graph effectively defines a distributed state
machine in which the components and their serial ports transition
from one state to another in response to transitions occurring for
upstream components and serial ports. In general, an upstream
component will transition from one state to another, causing its
output serial ports to transition, which causes linked serial input
ports of downstream components to transition, which causes those
downstream components to transition, and so on. One example of a
specific type of state machine for achieving this behavior is
described in greater detail below, with reference to state
transition diagrams for components and their serial ports.
[0296] To provide control over the transitions of the state
machine, the compiler/interpreter 120 grafts additional control
code to the code for performing the task represented by a
particular component. As used herein, "grafting" means pre-pending,
appending, or both pre-pending and appending control code. Control
code that is pre-pended is referred to herein as "prologue" code,
whereas control code that is appended is referred to as "epilogue"
code. Prologue code for a component is executed before the
component executes its task. Epilogue code for a component is
executed after the component 610A has completed executing its
task.
[0297] The grafted control code inspects stored state information,
such as the value of an accumulator (e.g., a counter counting down
to a value indicating that inputs are ready for invoking a
component) or the state of a flag (e.g., a flag set to a value
indicating that a component has been suppressed), to determine
whether or not to cause one or more downstream components to
execute their respective tasks.
[0298] In one embodiment, prologue code monitors the states of
upstream output serial ports and updates the states of the input
serial ports of the component and the state of the component, while
the epilogue code updates the component's output serial ports after
the component completes carrying out its task.
[0299] In another embodiment, instead of the prologue code of a
downstream component monitoring upstream output serial ports, the
epilogue code of an upstream component updates the collective state
of downstream input serial ports and monitors that collective state
to trigger execution of the prologue code of the downstream
component at an appropriate time, such as when a counter
initialized to the number of input serial ports reaches zero.
Alternatively, instead of a counter counting down from a number of
input ports (or counting up to a number of input ports), another
form of accumulator can be used to store the state information for
triggering a component, such as a bitmap that stores bits
representing states of different ports of different components.
[0300] As a result of this grafted control code, completion of
tasks automatically leads to automatic execution of other tasks in
a manner consistent with the data control dependencies that are
represented by the control graph and in a manner that permits
concurrent operation of multiple components and the use of
conditional control logic to control, based on the occurrence of a
collection of one or more upstream logical states, when execution
of particular components begins and ends.
[0301] FIGS. 13A and 13B show state transition diagrams for an
example state machine that could be used for components (state
transition diagram 1300 of FIG. 13A) and for their serial ports
(state transition diagram 1310 of FIG. 13B). The state transition
diagrams are similar except that since the active state 1304 is
associated with ongoing execution, and since only components and
not ports carry out execution, only a component can be in the
active state 1304.
[0302] All of the possible states of both state transition diagrams
will be described, as well as the conditions necessary to follow
each transition between the states, referring as needed to FIGS.
13A and 13B. All of the input and output ports referred to in this
description of the state transition diagrams are serial ports,
since the components in the control graph only need to link serial
ports (and not collection ports). A particular component in a
control graph can be in one of the four logical states of the state
transition diagram 1300. The first state is the pending state 1302.
This is the state a component starts in when the execution set
associated with the control graph begins execution. A component
remains in the pending state 1302 if any input port of the
component is in the pending state 1312. If a component happens to
have no input ports, it starts in the pending state 1302 but is
immediately eligible to transition out of the pending state
1302.
[0303] From the pending state 1302, the component can transition
into either the active state 1304 or the suppressed state 1306.
[0304] A component transitions into the active state 1304 if none
if its input ports is in the pending state 1312 and not all of its
input ports are in the suppressed state 1316 (i.e., at least one
input port is in the complete state 1314). Ports are "required" by
default, but may be marked as "optional". An optional port can be
left unconnected to another port without causing an error (though
there may be a warning). Any optional port left unconnected is
automatically in the complete state 1314. A component remains in
the active state 1304 as long as it is still executing its task.
While a component is in the active state 1304, its output ports can
transition, either at different times or together, from the pending
state 1312 to either the complete state 1314 or the suppressed
state 1316. Upon completing execution of its task, the component
transitions from the active state 1304 into the complete state
1308.
[0305] A component transitions into the complete state 1308 if the
component's task has finished executing, and all of its output
ports are "resolved," i.e., no longer pending.
[0306] A component is in the suppressed state 1306 if the
component's prologue has triggered a transition to the suppressed
state 1306, either due to custom control logic, due to all of its
input ports being suppressed, due to suppression of at least one of
its required input ports, or due to an unhandled error in the
component. All of the component's output ports also resolve to the
suppressed state 1316 to propagate the suppression downstream.
[0307] For ports, the state transition rules depend on whether the
port is an input port or an output port.
[0308] The initial state for a port is the pending state 1312. An
input port generally follows the state of an upstream output port
to which it is linked. Thus, when an upstream output port
transitions, the input port linked to that output port in the
control graph transitions into the same state. An output port
remains pending until the component, during its active state,
determines what state the output port should resolve to.
[0309] As noted above, input ports follow upstream output ports to
which they are linked. Thus, for an input port linked to a single
upstream output port, that input port transitions into the complete
state 1314 when the upstream output port to which it is linked
transitions into the complete state 1314. If an input port is
linked to multiple upstream output ports through multiple links,
then the input port transitions into the complete state 1314 after
at least one of its upstream output ports transitions to the
complete state 1314. Otherwise, if all upstream output ports
transition to the suppressed state 1316, then the input port
transitions to the suppressed state 1316. Some embodiments use
other logic different from this default "OR logic" to determine
whether to transition an input port to the complete state 1314 or
suppressed state 1316 (e.g., "AND logic" where an input port
transitions to the complete state 1314 only if all upstream output
ports are in the complete state 1314). If a component's input data
port resolves to the complete state 1314, a data element is ready
for that component to process. If a component's output data port
resolves to the complete state 1314, a data element is ready to
send downstream from that component.
[0310] Consistent with the rule that input ports follow the state
of upstream output ports to which they are linked, an input port
resolves to the suppressed state 1316 when an upstream output port
to which it is linked resolves to the suppressed state 1316. An
output port resolves to the suppressed state 1316 either because an
active component computed a result that determined the output port
should be suppressed, or to enable suppression from an upstream
suppressed component to propagate downstream, or if there was an
unhandled error in the component. In some embodiments, it is
possible for the compiler to optimize execution by suppressing a
tree of downstream components having a root at a suppressed
component without having to have suppression propagate downstream
on a component-by-component basis.
[0311] In other embodiments, any of a variety of alternative state
machines could be used, in which links between collection ports
could also be included in the control graph. In some such
embodiments, a state transition diagram for collection ports could
include an active state in addition to the pending, complete, and
suppressed states, such as in the state transition diagram 1300 for
components. A collection port is in the active state when it is
producing (as an output port) data, or consuming (as an input port)
data. For an input collection port, for example, the active state
could be triggered when the first data element is produced
upstream, as soon as it is determined that not all input ports will
be suppressed. In some embodiments, there is no suppressed state
for collection ports. The transition rules followed by components
in a control graph that includes state transitions for collection
ports may handle the active state for an input collection port in
the same manner that the complete state was handled for an input
scalar port or control port.
6 Computing Platform
[0312] Referring back to FIG. 1, instances of components of the
data processing graph are spawned as tasks in the context of
executing a data processing graph and are generally executed in
multiple of the computing nodes 152 of the computing platform 150.
As discussed in more detail below, the controller 140 provides
supervisory control aspects of the scheduling and locus of
execution of those tasks in order to achieve performance goals for
the system, for example, related to allocation of computation load,
reduction in communication or input/output overhead, and use of
memory resources.
[0313] Generally, after translation by the compiler/interpreter
120, the overall computation is expressed as a task-based
specification 130 in terms of procedures of a target language that
can be executed by the computing platform 150. These procedures
make use of primitives, such as "spawn" and "wait" and may include
within them or call the work procedures specified by a programmer
for components in the high-level (e.g., graph-based) program
specification 110.
[0314] In many instances, each instance of a component is
implemented as a task, with some tasks implementing a single
instance of a single component, some tasks implementing a single
instance of multiple components of an execution set, and some tasks
implementing successive instances of a component. The particular
mapping from components and their instances depends on the
particular design of the compiler/interpreter, such that the
resulting execution remains consistent with the semantic definition
of the computation.
[0315] Generally, tasks in the runtime environment are arranged
hierarchically, for example, with one top-level task spawning
multiple tasks, for example, one for each of the top-level
components of the data processing graph. Similarly, computation of
an execution set may have one task for processing an entire
collection, with multiple (i.e., many) sub-tasks each being used to
process an element of the collection.
[0316] In the runtime environment, each task that has been spawned
may be in one of a set of possible states. When first spawned, a
task is in a Spawned state prior to being initially executed. When
executing, it is in an Executing state. From time to time, the task
may be in a Suspended state. For example, in certain
implementations, a scheduler may put a task into a Suspended state
when it has exceeded quantum of processor utilization, is waiting
for a resource, etc. In some implementations, execution of tasks is
not preempted, and a task must relinquish control. There are three
Suspended substates: Runnable, Blocked, and Done. A task is
Runnable, for example, if it relinquished control before it had
completed its computation. A task is Done when it has completed its
processing, for example, prior to the parent task retrieving a
return value of that task. A task is Blocked if it is waiting for
an event external to that task, for example, completion of another
task (e.g, because it has used the "wait for" primitive), or
availability of a data record (e.g., blocking one execution of an
in.read( ) or out.write( ) function).
[0317] Referring again to FIG. 1, each computing node 152 has one
or more processing engines 154. In at least some implementations,
each processing engine is associated with a single operating system
process executing on the computing node 150. Depending on the
characteristics of the computing node, it may be efficient to
execute multiple processing engines on a single computing node. For
example, the computing node may be a server computer with multiple
separate processors, or the server computer may have a single
processor that has multiple processor cores, or there may be a
combination of multiple processors with multiple cores. In any
case, executing multiple processing engines may be more efficient
than using only a single processing engine on a computing node
152.
[0318] One example of a processing engine is hosted in the context
of a virtual machine. One type of virtual machine is a Java Virtual
Machine (JVM), which provides an environment within which tasks
specified in compiled form as Java Bytecode may be executed. But
other forms of processing engines, which may or may not use a
virtual machine architecture can be used.
[0319] Referring to FIG. 14, each of the processing engines 154 of
a computing node 152 has one or more runners 1450. Each runner 1450
uses one or more processes or process threads to execute runnable
tasks. In some implementations, each runner has an associated
process thread, although such an association of runners with
threads is not necessary. At any time, each runner is executing at
most one runnable tasks of the computation. Each runner has a
separate runnable queue 1466. Each runnable task of the computation
is in one runnable queue 1466 of a runner 1450 of the system. Each
runner 1450 has a scheduler/interpreter 1460, which monitors a
currently running task, and when that task changes state to Done,
Blocked, or Suspended, selects another task from the runnable queue
1466 and executes it. Tasks are associated with runners, and a
runner's tasks that are not runnable are maintained outside the
runnable queue 1466, for example as illustrated in a blocked and
done queue 1468.
[0320] Runners 1450 may be created when the processing engines 154
are initialized, for example, creating a preconfigured number of
runners per engine. As discussed below, in some implementations,
runners may be added or remove from processing engines, and
processing engines themselves may be added and removed from the
computing platform 150, even during execution of a data processing
graph. For an initial description below, however, we assume that
the number of processing engines and the number of runners within
each processing engine remain constant.
[0321] As an example, processing for a data processing graph begins
with execution of the Main procedure in a top-level task. For
example, the task-based controller 140 instructs one of the
computing nodes communicating with a monitor 1452 of one of the
processing engines 1450 to begin execution of the Main procedure.
In this example, the monitor 1452 places a task for executing the
Main procedure in the runnable queue 1466 of one of the processing
engines. In this example, the runner is idle (i.e., there are no
other tasks running at the time, and no other runnable tasks in the
runnable queue), so the scheduler/interpreter 1460 of that runner
retrieves the task from the runnable queue and begins execution of
the task. When the procedure is expressed in a language that needs
to be interpreted, the scheduler/interpreter 1460 interprets
successive statements of the procedure.
[0322] In this example, the first statement of the Main procedure
creates (i.e., allocates memory for) link buffers 1470 for links
supporting the flow of unordered collections, which in this example
includes unordered unbounded buffers buffer1, buffer2, and buffer3.
Various approaches are used for creating this type of
inter-component link, and for managing associated computing
resources for these links (including link buffers 1470), which
include any link whose upstream port is a collection port. In some
examples, the link buffers 1470 include buffers for output
collection ports representing the source of a collection and
separate buffers for input collection ports representing the
destination of a collection. These buffers may be allocated at
runtime just before processing on the collection begins, and
deallocated (i.e., freeing the memory used for the buffer) just
after processing on the collection ends. In this example, these
link buffers 1470 are allocated in a memory of the processing
engine 154 in which the runner of the task is executing. In
general, the memory in which the buffers are created are in
semiconductor random access memory (RAM), although in some
implementations, other storage devices such as disks may be used to
store at least some of the buffer data. Note that in other
approaches, the buffer may be local to the runner itself. In
practice, if the processing engine 154 is implemented as an
operating system process, the buffers are created as memory regions
in the address space of that process. Therefore, direct hardware
address based access to the buffers is limited to instructions that
execute within that process. Note that in such an approach, at
least some synchronization and access control to the buffers, for
example, using locks or semaphores, may be needed if multiple
runners will be able to read or write to the buffers. In approaches
in which each runner is implemented as a single thread within an
operating system process, the buffers may be associated with a
particular runner, and all access may be restricted to that runner,
thereby avoiding potential contention from multiple threads. In the
discussion below, we assume that the buffers are accessible from
any runner in the processing engine, and that suitable access
control is implemented to allow such shared access.
[0323] The next steps of the Main process involve a spawn or forall
primitive that is invoked by the Main process. In general, at least
by default, spawning of a child task or tasks causes those tasks to
be initially formed in the same runner as the parent. For example,
the spawn Work_Read_External_Data task is spawned on the same
runner. To the extent that the task is accessing external data, the
task may make use of an I/O interface 1464 to that external data.
For example, that interface may consist of an open connection to an
external database, an endpoint of a network data connection etc.
Such I/O interfaces may be bound to the particular runner and
therefore the task using that interface may be required to access
the interface only from that runner, as is discussed further below
in the context of potential migration of tasks between runners. In
this example we assume that the task fills buffer1 in a manner that
is reasonably metered and does not "overwhelm" the system, for
example, by causing buffer1 to grow beyond the capacity of the
processing engine. Approaches to aspects of control, for example,
to avoid congestion or exhaustion of resources are also discussed
below.
[0324] Concurrent with execution of the Work_Read_External_Data
task, the forall Work_A causes tasks to be spawned for each of the
records that are read from buffer1. In particular, the "forall"
primitive causes multiple instances of a task identified by an
argument of the primitive to be executed, where the number of
instances is determined typically by the number of data elements
received at runtime, and where the location at which they are
executed and the order in which they are invoked can be left
unrestricted by the compiler for later determination at runtime. As
discussed above, by default these tasks are also created on the
same runner 1450, and again absent other controls, are spawned as
fast as data is available from buffer1. Tasks for Work_B, and
Work_Write_External_Data are similarly created on the same
runner.
[0325] Note that the task-based specification makes use of "forall"
primitives without explicitly specifying how the runtime controller
will implement the distribution of the tasks to cause all the data
to be processed. As discussed above, one approach that may be used
by the runtime controller is to spawn separate tasks on the same
computing node, and then relying on migration features to cause the
tasks to execute on separate nodes thereby balancing load. Other
approaches may be used in which a "forall" primitive causes tasks
to be executed directly on multiple nodes. In the case of a cursor
defining an index-based subset of rows of a table of the in-memory
database, an implementation of a cursor forall primitive may cause
the cursor to be split into parts each associated with records
stored on different nodes, and tasks are spawned for the separate
parts of the cursor on the different nodes thereby causing locality
of the processing and the data storage. But it should be understood
that a wide range of approaches may be implemented in one or more
embodiments of a runtime controller and distributed computing
platform to execute the "forall" primitives used in the task-based
specification 130 that is the output of the compiler 120. In some
examples, the selection of approach may be dependent on runtime
decisions, for example, based on number of records, distribution of
data over computing nodes, load on the nodes, etc. In any case, the
approach used to implement the "forall" primitives are not
necessarily known to the developer of the data processing graph or
to the designer of the compiler.
[0326] A feature of the system is that tasks may be transferred
between runners after they are created. Very generally, one way
such transfer of tasks is implemented by a "stealing" or "pull"
mechanism in which a runner that is idle, or at least lightly
loaded, causes tasks from another runner to be transferred to it.
Although a variety of criteria may be used, a number of runnable
tasks in a runner's runnable queue 1466 may determine if that
runner should seek tasks to steal from other runners based on a
local criterion such as whether fewer than a threshold number of
tasks is in its runnable queue. In some implementations a more
global decision process may be used to rebalance the task queues on
multiple runners, but the overall effect is similar.
[0327] In at least some embodiments, stealing of a task from one
runner to another does not necessarily involve transferring all the
data for that task. For example, only data accessible in a current
execution "frame" (e.g., the data for the local and global
variables accessible from the current program scope, for example, a
current subroutine call) are packaged along with a reference back
to the tasks "home" runner. This data is sufficient to make a
runnable copy of the task at the destination runner of the
migration and an entry in the destination runnable queue is ready
for execution in that runner.
[0328] When a migrated runner completes execution, or exhausts the
data transferred to the runner by returning from the program scope
for which the local variables were available, the task is
transferred back to the home runner, where the data for the task is
merged and the task is once again made runnable at its home
runner.
[0329] Note that during transfer of a task within a single
processing engine, the communication between runners may be through
local memory (i.e., avoiding disk or network communication) thereby
consuming relatively few resources. In implementations that permit
stealing and migration between processing engines, while in transit
from one runner to another the task consumes relatively few
resources, for example, primarily consuming communication resources
between processing engines rather than computation resources.
Furthermore, the latency of such communication is relatively
insignificant because the home and destination runners are presumed
to be busy computing during the transfer, the home runner because
its runnable queue was heavily populated and therefore unlikely to
empty and the destination runner because the stealing is done in
anticipation of the runnable queue at the destination being
emptied.
[0330] In the example of execution for the tasks associated with
the computations in a data processing graph, the task stealing
mechanism distributed the load for the computation across the
runners of one or more processing engines. Note however, that
certain data access is limited to a particular runner (or possibly
to a particular processing engine). For example, as outlined above,
the data for buffer2 may be accessible by a single runner (or
possibly a group of runners), and yet a Work_A task, which may need
to write to buffer2 may have been stolen by a runner that is not
able to write to buffer2. In such cases when a task needs to take
an action that must be executed at a different runner than where
that task is currently executing, the task is migrated to a
suitable runner in a "migration" or "push" manner.
[0331] In at least some examples, the computation platform 150
supports a global data storage for a set of (key,value) pairs for
global variables. This data storage may be distributed across
memory (e.g., RAM, or disk) on multiple of the computing nodes (or
processing engines). The name space of keys is global in the sense
that a specification of a key has the same meaning at all computing
nodes 152 and their runners 1450. The values for these variables
persist while tasks are instantiated, execute, and terminate,
thereby providing a way of passing information between tasks
without requiring that such information is passed from one task to
another via a common parent task. As discussed below access to
values according to keys is controlled so that the use and updating
of the values does not cause conflicts among tasks. In some
examples, tasks gain exclusive access to a particular (key,value)
pair for some or all of their execution.
[0332] In general, storage for the (key,value) pairs is
distributed, and any particular (key,value) pair is associated with
a particular computing node 152. For example, the (key,value) pair
is stored in a distributed table storage 1480 at that computing
node. In some implementations, the spawn primitive permits
specification of a key and a mapping of the associated variable
into a local variable of the tasks. When a key is specified, the
task that is spawns gains exclusive access to the key for the
duration of its execution. Prior to execution beginning, the value
is passed from the storage into the local context of the task, and
after execution completes, the value in the local context is passed
back to the global storage. If a spawn primitive specifies a key
that is in use by another executing task, this newly spawned task
is blocked until it can gain exclusive access to the key. In some
implementations, each computing node can determined the home node
for a particular key, and when a task is requested to be spawned,
that request is handled by the computing node at which the
(key,value) pair is resident, and the execution of the task will
initially begin at that node. In alternative embodiments, other
approaches for gaining similar exclusive access to such global
shared (key, value) pairs does not necessarily involve initiating
tasks in the same location as the storage, for example, by
communicating requests for exclusive access and later communicating
releases of the exclusive access with the updated value of for the
key. Tasks can create new (key, value) pairs, which by default are
stored on the node at which the task is running when new (key,
value) pair is created.
[0333] One use of global state variables is for aggregation during
execution of a function of successive records of a collection. For
example, rather than the value being single item, the global
storage maintains a window of values that are assigned to the key.
Therefore, in the programming model, a value can be added to the
history maintained in association with the key, and a function of
the previously added values can be provided. The window of values
may be defined according to a number of items (i.e., the last 100
items), by a time window (i.e., the items added in the last 10
minutes, for example, defined by the times the values were added or
by explicit time stamps provided with each value as it is added).
Note that the programming model does not require explicit deletion
of old values that fall outside the window, with the definition of
the window allowing implementations to perform such deletion
automatically. The programming model includes a number of
primitives for creating such window based keyed global variables
(e.g., defining the nature and extent of the window), adding values
to the key, and computing functions (e.g., maximum, average, number
of distinct values, etc.) of the window of values. Some primitives
combine the addition of a new value for the key and returning of
the function of the window (e.g., add the new value to the key and
return the average of the last 100 values added).
[0334] In at least some examples, the global storage also includes
shared record-oriented data that is accessed via identifiers
referred to as handles. For example, a handle may identify a source
or a sink of data records, or as another example, a handle may
identify a particular record in a data set. Generally, the handles
are typed in that a handle point provides a way of accessing data
and also provides a definition of the structure of the data being
accessed. For example, a handle may have associated with it the
field (column) structure of a data record.
[0335] In at least some examples, the global storage (e.g., in
memory of the computing nodes) includes a table storage for one or
more tables of rows of typed data, with the tables or particular
records of tables again being accessed via identifiers referred to
as handles. A table's row type may be a hierarchical record type,
with vectors, vectors of records, etc. In some examples, a table
may have one or more indices that provide hash- or B-tree (ordered)
access to rows, and a cursor can be created from a table, an index,
or to an index and key value(s). Rows may be inserted, updated, or
deleted individually. In order to support transaction processing, a
task may lock one or multiple rows of one or more tables, for
example, for read or update access during processing for a
component of the data processing graph. Tables can be treated as
collections for data parallel operations, for example, as sources
or destinations of data in a data processing graph. In general, the
tables are indexed, and a subset of rows of a table may selected
based on the index yielding a cursor, and that cursor is then used
to provide the selected rows as a data source. In some examples,
further primitives are available to a task for actions such as
splitting a cursor and estimating a number of records associated
with a handle. When a cursor is provided as a source of data for an
execution set, the cursor may be split into parts each providing
some of the rows of the table to a corresponding instance of the
execution set, thereby providing parallelism and with appropriate
splitting of the cursor enabling execution on nodes at which the
rows are stored. A data table may also be accessed by a task
implementing a transaction such that modifications of the data
table are maintained so as not to be visible outside a task until
those modifications are committed explicitly by a task. In some
examples, such transaction support may be implemented by locking
one or more rows of a table, while in other examples, more complex
approaches involving multiple versions of rows, may be implemented
to provide greater potential concurrency than may be provided
solely using locks.
[0336] Files, data flows, and in memory tables are all examples of
what are referred to as collections. A reader task reads records
from a collection, and a writer task writes records to a
collection. Some tasks are both readers and writers.
[0337] As introduced above, flows representing collections may be
implemented in the runtime system using in-memory buffers.
Alternatively, any form of storage can be used in various
implementations, including tables within a database, or a
distributed storage system. In some implementations, an in-memory
distributed database is used. In some implementations, the compiler
implements such flows using in-memory tables in a manner that is
not necessarily exposed to the developer of the data processing
graph. For example, the compiler may cause an upstream component to
populate rows of a table, and a downstream component to read
previously populated rows, thereby implementing an unordered data
flow. The runtime controller may invoke multiple instances of a
task to corresponding to an execution set to process the driving
data elements from an upstream collection port by retrieving the
data elements from the storage in a different order than they were
received into the storage, and in a manner that prevents certain
forms of blocking. For example, the instances of the task can be
invoked without blocking invocation of any of the instances by any
particular other instance (i.e., until after any particular other
instance completes processing one or more data elements).
[0338] In general, a record in a collection may have a handle prior
to the data in that record being first written. For example, a
table may be set up as the destination of an indexed set of
records, and individual records may have handles even before the
data for those records are written.
7 Implementations
[0339] The approach described above can be implemented, for
example, using a programmable computing system executing suitable
software instructions or it can be implemented in suitable hardware
such as a field-programmable gate array (FPGA) or in some hybrid
form. For example, in a programmed approach the software may
include procedures in one or more computer programs that execute on
one or more programmed or programmable computing system (which may
be of various architectures such as distributed, client/server, or
grid) each including at least one processor, at least one data
storage system (including volatile and/or non-volatile memory
and/or storage elements), at least one user interface (for
receiving input using at least one input device or port, and for
providing output using at least one output device or port). The
software may include one or more modules of a larger program, for
example, that provides services related to the design,
configuration, and execution of data processing graphs. The modules
of the program (e.g., components of a data processing graph) can be
implemented as data structures or other organized data conforming
to a data model stored in a data repository.
[0340] The software may be stored in non-transitory form, such as
being embodied in a volatile or non-volatile storage medium, or any
other non-transitory medium, using a physical property of the
medium (e.g., surface pits and lands, magnetic domains, or
electrical charge) for a period of time (e.g., the time between
refresh periods of a dynamic memory device such as a dynamic RAM).
In preparation for loading the instructions, the software may be
provided on a tangible, non-transitory medium, such as a CD-ROM or
other computer-readable medium (e.g., readable by a general or
special purpose computing system or device), or may be delivered
(e.g., encoded in a propagated signal) over a communication medium
of a network to a tangible, non-transitory medium of a computing
system where it is executed. Some or all of the processing may be
performed on a special purpose computer, or using special-purpose
hardware, such as coprocessors or field-programmable gate arrays
(FPGAs) or dedicated, application-specific integrated circuits
(ASICs). The processing may be implemented in a distributed manner
in which different parts of the computation specified by the
software are performed by different computing elements. Each such
computer program is preferably stored on or downloaded to a
computer-readable storage medium (e.g., solid state memory or
media, or magnetic or optical media) of a storage device accessible
by a general or special purpose programmable computer, for
configuring and operating the computer when the storage device
medium is read by the computer to perform the processing described
herein. The inventive system may also be considered to be
implemented as a tangible, non-transitory medium, configured with a
computer program, where the medium so configured causes a computer
to operate in a specific and predefined manner to perform one or
more of the processing steps described herein.
[0341] A number of embodiments of the invention have been
described. Nevertheless, it is to be understood that the foregoing
description is intended to illustrate and not to limit the scope of
the invention, which is defined by the scope of the following
claims. Accordingly, other embodiments are also within the scope of
the following claims. For example, various modifications may be
made without departing from the scope of the invention.
Additionally, some of the steps described above may be order
independent, and thus can be performed in an order different from
that described.
* * * * *