Liquid Crystal Display Device And Method Of Manufacturing A Liquid Crystal Display Device

TAKANO; Takao ;   et al.

Patent Application Summary

U.S. patent application number 15/198773 was filed with the patent office on 2016-10-27 for liquid crystal display device and method of manufacturing a liquid crystal display device. The applicant listed for this patent is Panasonic Liquid Crystal Display Co., Ltd.. Invention is credited to Yukio TAHARA, Takao TAKANO.

Application Number20160313623 15/198773
Document ID /
Family ID49945892
Filed Date2016-10-27

United States Patent Application 20160313623
Kind Code A1
TAKANO; Takao ;   et al. October 27, 2016

LIQUID CRYSTAL DISPLAY DEVICE AND METHOD OF MANUFACTURING A LIQUID CRYSTAL DISPLAY DEVICE

Abstract

A liquid crystal display device (10) includes: gate wiring (501) formed on a substrate (500) and along a first direction; drain wiring (702) formed on the substrate (500) and along a second direction that is different from the first direction; a common electrode (900) formed so as to cover the drain wiring (702) through intermediation of an insulating film (800); and common wiring (901) formed on the common electrode (900) and along the drain wiring (702). The common wiring (901) is formed so that at least a part of the common wiring (901) overlaps with a region in which the drain wiring (702) is formed.


Inventors: TAKANO; Takao; (Hyogo, JP) ; TAHARA; Yukio; (Hyogo, JP)
Applicant:
Name City State Country Type

Panasonic Liquid Crystal Display Co., Ltd.

Himeji-shi

JP
Family ID: 49945892
Appl. No.: 15/198773
Filed: June 30, 2016

Related U.S. Patent Documents

Application Number Filing Date Patent Number
14750378 Jun 25, 2015 9412767
15198773
13947683 Jul 22, 2013
14750378

Current U.S. Class: 1/1
Current CPC Class: G02F 1/136286 20130101; G02F 1/1368 20130101; G02F 2001/136295 20130101; H01L 21/768 20130101; G02F 1/133345 20130101; G02F 2201/121 20130101; G02F 2201/123 20130101; H01L 29/66765 20130101; G02F 1/134309 20130101; G02F 2201/40 20130101; H01L 2924/0002 20130101; G02F 2001/134372 20130101; H01L 2924/0002 20130101; H01L 27/1222 20130101; G02F 2001/13629 20130101; G02F 1/13439 20130101; H01L 27/124 20130101; G02F 2202/103 20130101; H01L 23/50 20130101; G02F 1/134363 20130101; H01L 2924/00 20130101; G02F 1/136227 20130101
International Class: G02F 1/1362 20060101 G02F001/1362; G02F 1/1333 20060101 G02F001/1333; H01L 27/12 20060101 H01L027/12; G02F 1/1368 20060101 G02F001/1368; G02F 1/1343 20060101 G02F001/1343

Foreign Application Data

Date Code Application Number
Jul 23, 2012 JP 2012-162953

Claims



1-10. (canceled)

11. A liquid crystal display device, comprising: a gate wiring disposed on a substrate and along a first direction; a first wiring disposed on the substrate and along a second direction that is different from the first direction; a second wiring disposed along the second direction, at least a part of the second wiring overlapping with the first wiring in plan view; a first insulating film disposed between the first wiring and the second wiring; and a common electrode disposed over the first insulating film, wherein one of the first wiring and the second wiring is electrically connected with the common electrode, wherein the first insulating film has a raised portion disposed overlapping the first wiring in plan view, wherein one of opposing pattern edges of the second wiring overlaps with the raised portion of the first insulating film in plan view, and an other of the opposing pattern edges of the second wiring is disposed overlapping a region located outside the region in which the raised portion of the first insulating film is disposed in plan view.

12. The liquid crystal display device of claim 11, wherein the first wiring is a common line and the second wiring is a drain line.

13. The liquid crystal display device of claim 11, wherein the first wiring is positioned closer to the substrate than the second wiring.

14. The liquid crystal display device of claim 11, wherein both of the opposing pattern edges of the first wiring have an angle of less than 90 degrees with respect to a bottom surface of the common wiring.

15. The liquid crystal display device of claim 11, wherein the common wiring has a portion which is wider than the drain wiring in a cross sectional view along the first direction.

16. The liquid crystal display device of claim 11 further comprising a pixel electrode, wherein the common electrode is positioned far from the substrate than the pixel electrode.
Description



CROSS-REFERENCE TO RELATED APPLICATION

[0001] The present application claims priority from Japanese application JP 2012-162953 filed on Jul. 23, 2012, the content of which is hereby incorporated by reference into this application.

TECHNICAL FIELD

[0002] The present application relates to a liquid crystal display device and a method of manufacturing a liquid crystal display device.

BACKGROUND

[0003] A liquid crystal display device includes a thin film transistor substrate (TFT substrate) for displaying an image on a display surface by controlling transmission/non-transmission of light from a backlight unit through a liquid crystal material provided between the backlight unit and the display surface. The thin film transistor substrate includes a transparent substrate, a gate electrode arranged on the transparent substrate, a gate insulating film arranged on the gate electrode, a semiconductor layer arranged on the gate insulating film, a source electrode and a drain electrode arranged on the semiconductor layer, a protective insulating film arranged on the source electrode and the drain electrode, and a pixel electrode connected to the source electrode or the drain electrode. A part of the semiconductor layer, which is formed between the source electrode and the drain electrode, corresponds to a channel forming region in which a channel is to be formed.

[0004] FIG. 14 is a conceptual diagram of a pixel circuit 1401 formed of a thin film transistor 1402. The pixel circuit 1401 provided in the thin film transistor substrate controls transmission/non-transmission of light from the backlight unit provided so as to be opposed to the thin film transistor substrate.

[0005] One of a source and a drain of the thin film transistor 1402 is connected to a video signal line 1403, and the other of the source and the drain is connected to a pixel electrode 1404. In an in-plane switching (IPS) mode liquid crystal display device, the pixel electrode 1404 and a common electrode 1405 are formed in the thin film transistor substrate.

[0006] A video signal and a reference potential are applied to the video signal line 1403 and the common electrode 1405, respectively. Further, ON/OFF of the thin film transistor 1402 is controlled by a gate signal, to thereby change a potential difference between the pixel electrode 1404 and the common electrode 1405. A liquid crystal material 1406 sealed between the thin film transistor substrate and a color filter changes its orientation in accordance with the change of the potential difference (generated in a direction parallel to the surface of the thin film transistor substrate), and thus the transmission/non-transmission of light from the backlight unit is controlled.

[0007] Japanese Patent Application Laid-open No. 2009-122299 discloses a liquid crystal display device in which a counter voltage signal line for supplying a reference signal to a counter electrode is formed along a running direction of a gate signal line so as to overlap with the gate signal line, to thereby improve the aperture ratio.

SUMMARY

[0008] Hitherto, the liquid crystal display device has been used for applications that require a laterally-long display surface, such as a personal computer (PC) and a television set, but along with the popularization in recent years of an information processing device (tablet PC) and multifunctional cellular phone (smart phone) having a vertically-long planar shape, there is a growing demand for a liquid crystal display device having a vertically-long display surface. Further, there are cases where the thin film transistor, a base for a spacer, or the like is provided on the gate signal line. When the counter voltage signal line is formed along the running direction of the gate signal line so as to overlap with the gate signal line, it is necessary to wire the counter voltage signal line while avoiding the thin film transistor and the like, or wire the counter voltage signal line in a space obtained by expanding the gate signal line. In the former case, the wiring becomes complicated and a risk of disconnection increases, while in the latter case, the aperture ratio may reduce in some cases.

[0009] It is an object of the present implementation to provide a liquid crystal display device and a method of manufacturing a liquid crystal display device that are suitable for applications requiring a vertically-long display surface. Further, it is another object of the present implementation to provide a liquid crystal display device and a method of manufacturing a liquid crystal display device that are capable of preventing reduction in aperture ratio with a relatively-simple wiring design.

[0010] In order to solve the above-mentioned problem, a liquid crystal display device according to one embodiment of the present application includes: gate wiring formed on a substrate and along a first direction; drain wiring formed on the substrate and along a second direction that is different from the first direction; a common electrode formed so as to cover the drain wiring through intermediation of a first insulating film; and common wiring formed on the common electrode and along the drain wiring. The common wiring is formed so that at least a part of the common wiring overlaps with a region in which the drain wiring is formed.

[0011] According to the one embodiment of the present application, the liquid crystal display device is provided, in which the common wiring is formed along the drain wiring so that at least a part of the common wiring overlaps with the region in which the drain wiring is formed. When the liquid crystal display device is mounted on an information processing terminal or the like, generally, the drain wiring is formed in the vertical direction of the equipment. Further, potential fluctuations that occur due to the low conductivity of a tin-doped indium oxide (ITO) or the like, which is the material of the common electrode, notably occur particularly in the vertical direction in the vertically-long liquid crystal display device. In the present application, the common wiring for supplying a potential to the common electrode is formed along the drain wiring, that is, in the vertical direction. Therefore, the potential fluctuations are reduced, and as a result, more satisfactory display characteristics may be obtained. Therefore, the liquid crystal display device of the present application may be suitable used for applications requiring a vertically-long display surface. Further, the common wiring is formed in the vertical direction, and thus a driver circuit for the common wiring may be provided in a region above or below the thin film transistor substrate. Also in view of this point, the liquid crystal display device of the present application may be suitably used for applications requiring a vertically-long display surface. Further, at least a part of the common wiring overlaps with the region in which the drain wiring is formed. Therefore, a region in which light is blocked by each wiring is reduced, and hence reduction in aperture ratio can be prevented.

[0012] Further, in the one embodiment of the present application, the liquid crystal display device further includes: a second insulating film formed so as to cover the common electrode and the common wiring; and a pixel electrode formed on the second insulating film, at least a part of the pixel electrode overlapping with the common electrode.

[0013] Further, in the one embodiment of the present application, the common wiring has opposing pattern edges that are each separated from a pattern edge of the drain wiring at an interval of a predetermined width or more in plan view.

[0014] Further, in the one embodiment of the present application, the predetermined width is determined to be larger than an interval in plan view between the pattern edge of the drain wiring, and a boundary between, in a surface of the common electrode, a region that is inclined due to the drain wiring and a region parallel to a surface of the substrate.

[0015] Further, in the one embodiment of the present application, the predetermined width is 1 micrometer or more.

[0016] Further, in the one embodiment of the present application, one of opposing pattern edges of the common wiring is formed on a surface of the common electrode in a region parallel to a surface of the substrate and above the region in which the drain wiring is formed.

[0017] Further, in the one embodiment of the present application, both of opposing pattern edges of the common wiring is formed on a surface of the common electrode in a region parallel to a surface of the substrate and above the region in which the drain wiring is formed.

[0018] Further, in the one embodiment of the present application, both of opposing pattern edges of the common wiring is formed on a surface of the common electrode in a region parallel to a surface of the substrate and outside the region in which the drain wiring is formed.

[0019] Further, in the one embodiment of the present application, one of opposing pattern edges of the common wiring is formed in a region parallel to a surface of the substrate and above the region in which the drain wiring is formed, and another of the opposing pattern edges of the common wiring is formed in the region parallel to the surface of the substrate and outside the region in which the drain wiring is formed.

[0020] Further, a method of manufacturing a liquid crystal display device according to one embodiment of the present application includes: forming gate wiring on a substrate and along a first direction; forming drain wiring on the substrate and along a second direction that is different from the first direction; forming a common electrode so as to cover the drain wiring through intermediation of a first insulating film; and forming common wiring on the common electrode and along the drain wiring. The forming of the common wiring includes forming the common wiring so that at least apart of the common wiring overlaps with a region in which the drain wiring is formed.

BRIEF DESCRIPTION OF THE DRAWINGS

[0021] In the accompanying drawings:

[0022] FIG. 1 is a view illustrating an example of a liquid crystal display device according to an embodiment of the present application;

[0023] FIG. 2 is a view illustrating a configuration of a thin film transistor substrate provided in the liquid crystal display device according to the embodiment of the present application;

[0024] FIG. 3 is a view illustrating a structure of a cross-section taken along the line B-B in the thin film transistor substrate of FIG. 2;

[0025] FIGS. 4A and 4B are views illustrating examples of a cross-section of the thin film transistor substrate;

[0026] FIGS. 5A and 5B are views illustrating a method of manufacturing a thin film transistor substrate according to the embodiment of the present application;

[0027] FIGS. 6A and 6B are views illustrating the method of manufacturing a thin film transistor substrate according to the embodiment of the present application;

[0028] FIGS. 7A and 7B are views illustrating the method of manufacturing a thin film transistor substrate according to the embodiment of the present application;

[0029] FIGS. 8A and 8B are views illustrating the method of manufacturing a thin film transistor substrate according to the embodiment of the present application;

[0030] FIGS. 9A and 9B are views illustrating the method of manufacturing a thin film transistor substrate according to the embodiment of the present application;

[0031] FIGS. 10A and 10B are views illustrating the method of manufacturing a thin film transistor substrate according to the embodiment of the present application;

[0032] FIGS. 11A and 11B are views illustrating the method of manufacturing a thin film transistor substrate according to the embodiment of the present application;

[0033] FIG. 12 is a view illustrating a configuration of a thin film transistor substrate according to another embodiment of the present application;

[0034] FIG. 13 is a view illustrating a configuration of a thin film transistor substrate according to further another embodiment of the present application; and

[0035] FIG. 14 is a conceptual diagram of a pixel circuit formed of a thin film transistor.

DETAILED DESCRIPTION

[0036] FIG. 1 is a view illustrating an example of a liquid crystal display device 10 according to an embodiment of the present application. The liquid crystal display device 10 has a vertically-long display unit, and includes a thin film transistor substrate 100 provided inside, for controlling image display on the display unit.

[0037] FIG. 2 is a view illustrating a configuration of the thin film transistor substrate 100 provided in the liquid crystal display device 10 according to this embodiment. FIG. 3 is a view illustrating a structure of a cross-section taken along the line B-B in the thin film transistor substrate 100 of FIG. 2.

[0038] In the thin film transistor substrate 100, gate wiring 501 made of a metal such as Cu is formed on a substrate (transparent substrate) 500 made of non-alkali glass or the like and along a lateral direction (first direction) of FIG. 1. Further, on the substrate 500 and the gate wiring 501, an insulating film (gate insulating film) 600 made of a transparent insulating material such as SiN is formed. On the insulating film 600, drain wiring 702 made of a metal such as Cu is formed. The drain wiring 702 is formed along a vertical direction (second direction) of FIG. 1, which is different from the first direction. On the insulating film 600 and the drain wiring 702, an insulating film (passivation film, first insulating film) 800 made of a transparent insulating material such as SiN is formed.

[0039] A common electrode 900 formed of a transparent conductive film made of a tin-doped indium oxide (ITO) or the like is formed so as to cover the drain wiring 702 through intermediation of the insulating film 800. Common wiring 901 made of a metal such as Cu is formed on the common electrode 900 and along the drain wiring 702. In this case, the common wiring 901 is formed so as to overlap with a region in which the drain wiring 702 is formed. Further, on the common electrode 900 and the common wiring 901, an insulating film (passivation film) 1000 is formed. On the insulating film 1000, a pixel electrode 1102 formed of a transparent conductive film made of a tin-doped indium oxide (ITO) or the like is formed. A liquid crystal material 200 is sealed between a color filter 300 and the insulating film 1000 and pixel electrode 1102.

[0040] Now, a region in which the common wiring 901 is formed is described below. FIGS. 4A and 4B are views illustrating examples of a cross-section of the thin film transistor substrate. FIG. 4A illustrates a cross-section of the thin film transistor substrate 100 according to this embodiment, and FIG. 4B illustrates a cross-section of the thin film transistor substrate in another form. In a form illustrated in FIG. 4B, a width W.sub.c of the common wiring 901 and a width W.sub.d of the drain wiring 702 are substantially equal to each other, and a pattern edge of the common wiring 901 (a leading end part of the sectional shape of the common wiring 901, which has an angle of .theta..sub.b) and a pattern edge of the drain wiring 702 (a leading end part of the sectional shape of the drain wiring 702, which has an angle of .theta..sub.a) substantially overlap with each other in plan view (viewpoint from the upper side to the lower side in FIGS. 4A and 4B).

[0041] In each of the surfaces of the insulating film 800 and the common electrode 900, due to the step formed by the pattern edge of the drain wiring 702, an inclined surface is formed at an angle of .theta..sub.a that is equal to that of the pattern edge. In the thin film transistor substrate illustrated in FIG. 4B, the pattern edge of the common wiring 901 and the pattern edge of the drain wiring 702 substantially overlap with each other in plan view. Therefore, when the common wiring 901 is formed, due to the angle .theta..sub.b of the pattern edge of the common wiring 901, a taper angle of .theta..sub.a+.theta..sub.b is formed with respect to the substrate surface (horizontal surface) in the vicinity of the pattern edge of the common wiring 901. When this angle has a relatively large value that exceeds 90.degree., for example, in rubbing processing of rubbing the surface of the thin film transistor substrate 100 in one direction with cloth to align the directions of liquid crystal molecules, which is carried out in the subsequent step, the cloth may not reach the (inner) surface that forms the taper angle. Thus, the rubbing processing may not be sufficiently carried out, and therefore satisfactory orientation may not be obtained.

[0042] In contrast, in the thin film transistor substrate 100 according to this embodiment illustrated in FIG. 4A, the width W.sub.c of the common wiring 901 is smaller than the width W.sub.d of the drain wiring 702, and the pattern edge of the common wiring 901 and the pattern edge of the drain wiring 702 do not overlapping with each other in plan view. As a result, when the common wiring 901 is formed, the taper angle formed with respect to the substrate surface (horizontal surface) in the vicinity of the pattern edge of the common wiring 901 is suppressed to .theta..sub.b formed by the pattern edge of the common wiring 901. With this, even in the rubbing processing, the cloth reaches the surface that forms the taper angle, and the rubbing processing is sufficiently carried out.

[0043] In this case, the width W.sub.c of the common wiring 901 is defined so that the pattern edge of the common wiring 901 is separated from the pattern edge of the drain wiring 702 at an interval of a predetermined width w or more in plan view. The predetermined width w is determined based on the sectional shape of the pattern edge of the drain wiring 702. For example, the predetermined width w is determined based on the dimensions of a region in the surface of the common electrode 900, which is inclined due to the pattern edge of the drain wiring 702. For example, the predetermined width w is determined to be larger than an interval in plan view between the pattern edge of the drain wiring 702, and a boundary between, in the surface of the common electrode 900, the region inclined due to the drain wiring 702 and a region parallel to the surface of the substrate 500. The predetermined width w is defined to be, for example, 1 micrometer or more.

[0044] With the configuration described above, the liquid crystal display device 10 including the thin film transistor substrate 100 is provided, in which the common wiring 901 is formed along the drain wiring 702 so that at least a part of the common wiring 901 overlaps with the region in which the drain wiring 702 is formed (in FIG. 2, a region defined by broken lines representing the drain wiring 702). In this case, the common wiring 901 is formed along the drain wiring 702 formed along the vertical direction of the liquid crystal display device 10 (vertical direction in FIG. 2), that is, the common wiring 901 is formed along the vertical direction. Therefore, in the thin film transistor substrate 100, potential fluctuations are reduced, which notably occur in the vertical direction due to the low conductivity of ITO that is the material of the common electrode 900. Thus, more satisfactory display characteristics can be obtained. Therefore, the thin film transistor substrate 100 may be suitably applied to the liquid crystal display device 10 having a vertically-long shape. Further, the common wiring 901 is formed in the vertical direction, and thus a driver circuit for the common wiring 901 can be provided in a region above or below the thin film transistor substrate 100. Also in view of this point, the thin film transistor substrate 100 may be suitably applied to the liquid crystal display device 10 having a vertically-long shape. Further, at least a part of the common wiring 901 overlaps with a region in which the drain wiring 702 is formed, and thus a region in which light is blocked by each wiring is reduced. Therefore, the reduction in aperture ratio can be prevented as well.

[0045] Next, a method of manufacturing the thin film transistor substrate 100 of the liquid crystal display device 10 according to this embodiment is described. FIGS. 5A to FIG. 11B are views illustrating the method of manufacturing the thin film transistor substrate 100 according to this embodiment. In FIGS. 5A to FIG. 11B, FIGS. 5A, 6A, 7A, 8A, 9A, 10A, and 11A illustrate a structure of a cross-section taken along the line A-A of FIG. 2, and FIGS. 5B, 6B, 7B, 8B, 9B, 10B, and 11B illustrate a structure of a cross-section taken along the line B-B of FIG. 2.

[0046] First, as illustrated in FIGS. 5A and 5B, on the substrate 500, the gate wiring 501 is formed along the lateral direction (first direction) of FIG. 1. The gate wiring 501 is formed as follows. A Cu film is formed on the substrate 500 by sputtering, and then unnecessary parts of the Cu film are removed by a photolithography process (application of a photoresist, selective exposure with use of a photomask, and development) and etching.

[0047] Next, as illustrated in FIGS. 6A and 6B, on the substrate 500, the insulating film 600 is formed by, for example, CVD so as to cover the gate wiring 501. Further, on the insulating film 600, a semiconductor layer 601 made of amorphous silicon (aSi) is formed. The semiconductor layer 601 is processed into a predetermined shape by a photolithography process and etching.

[0048] Next, as illustrated in FIGS. 7A and 7B, a drain electrode 700 and a source electrode 701 are formed on the semiconductor layer 601 and the drain wiring 702 is formed on the insulating film 600 by a photolithography process and etching. In this case, the drain wiring 702 is formed along the vertical direction (second direction) of FIG. 1, which is different from the first direction.

[0049] Next, as illustrated in FIGS. 8A and 8B, the insulating film 800 is formed by, for example, CVD. Further, the insulating film 800 is processed by photolithography to form a contact hole 801. Then, as illustrated in FIGS. 9A and 9B, the common electrode 900 is formed by sputtering, and further, the common wiring 901 is formed by a photolithography process and etching. In this case, the common electrode 900 is formed so as to cover the drain wiring 702 through intermediation of the insulating film 800, and the common wiring 901 is formed along the drain wiring 702. Further, at least a part of the common wiring 901 is formed so as to overlap with the region in which the drain wiring 702 is formed.

[0050] Further, as illustrated in FIGS. 10A and 10B, the insulating film 1000 is formed by, for example, CVD, and the insulating film 1000 is processed by a photolithography process and etching to form a contact hole 1001.

[0051] Next, a metal film is formed on the insulating film 1000, and the metal film is processed by a photolithography process and etching, to thereby form the pixel electrode 1102 as illustrated in FIGS. 11A and 11B.

[0052] With the above-mentioned steps, the thin film transistor substrate 100 according to this embodiment is manufactured.

[0053] Note that, in the above-mentioned embodiment, description is made of a configuration in which the width W.sub.c of the common wiring 901 is smaller than the width W.sub.d of the drain wiring 702, and both of the opposing pattern edges of the common wiring 901 are formed on the surface of the common electrode 900 in a region parallel to the surface of the substrate 500 and above the region in which the drain wiring 702 is formed. However, the present application is not limited thereto, and other configurations may be adopted as long as the configuration does not cause increase in taper angle in the pattern edge of the common wiring 901 due to the pattern edge of the drain wiring 702.

[0054] FIGS. 12 and 13 are views illustrating configurations of the thin film transistor substrate 100 according to other embodiments of the present application. In FIG. 12, both of the opposing pattern edges of the common wiring 901 are formed on the surface of the common electrode 900 in regions parallel to the surface of the substrate 500 and outside the region in which the drain wiring 702 is formed. In FIG. 13, one of the opposing pattern edges of the common wiring 901 is formed in a region parallel to the surface of the substrate 500 and above the region in which the drain wiring 702 is formed. Also in those configurations, the pattern edge of the common wiring 901 and the pattern edge of the drain wiring 702 are separated from each other at an interval of a predetermined width or more, similarly to the above-mentioned embodiment. Further, in the case where the pattern edge of the common wiring 901 is formed outside the region in which the drain wiring 702 is formed, even when the pattern edge of the common wiring 901 is separated at the interval of a predetermined width or more of the above-mentioned embodiment, when the inclined surface (side surface) of the common wiring 901 overlaps with the inclined surface in the surface of the common electrode 900, the inclined surface of the common wiring 901 may become steep. Therefore, in such a case, the common wiring 901 may be formed so as to be separated from the pattern edge of the drain wiring 702 at a larger interval to the extent that the inclined surface of the common wiring 901 does not overlap with the inclined surface in the surface of the common electrode 900. Also with those configurations, effects similar to those in the above-mentioned embodiment are obtained.

[0055] In the above, the specific embodiments of the present application have been described, but the present application is not limited to the above-mentioned embodiments, and various modifications may be made as appropriate without departing from the spirit of the present application.

* * * * *


uspto.report is an independent third-party trademark research tool that is not affiliated, endorsed, or sponsored by the United States Patent and Trademark Office (USPTO) or any other governmental organization. The information provided by uspto.report is based on publicly available data at the time of writing and is intended for informational purposes only.

While we strive to provide accurate and up-to-date information, we do not guarantee the accuracy, completeness, reliability, or suitability of the information displayed on this site. The use of this site is at your own risk. Any reliance you place on such information is therefore strictly at your own risk.

All official trademark data, including owner information, should be verified by visiting the official USPTO website at www.uspto.gov. This site is not intended to replace professional legal advice and should not be used as a substitute for consulting with a legal professional who is knowledgeable about trademark law.

© 2024 USPTO.report | Privacy Policy | Resources | RSS Feed of Trademarks | Trademark Filings Twitter Feed