Manufacturing Process Of Gate Stack Structure With Etch Stop Layer

LIN; Kun-Hsien ;   et al.

Patent Application Summary

U.S. patent application number 13/960812 was filed with the patent office on 2013-12-12 for manufacturing process of gate stack structure with etch stop layer. This patent application is currently assigned to UNITED MICROELECTRONICS CORPORATION. The applicant listed for this patent is UNITED MICROELECTRONICS CORPORATION. Invention is credited to Chi-Mao Hsu, Hsin-Fu Huang, Chin-Fu Lin, Kun-Hsien LIN, Chun-Yuan Wu.

Application Number20130330919 13/960812
Document ID /
Family ID47067260
Filed Date2013-12-12

United States Patent Application 20130330919
Kind Code A1
LIN; Kun-Hsien ;   et al. December 12, 2013

MANUFACTURING PROCESS OF GATE STACK STRUCTURE WITH ETCH STOP LAYER

Abstract

A manufacturing process of an etch stop layer is provided. The manufacturing process includes steps of providing a substrate; forming a gate stack structure over the substrate, wherein the gate stack structure at least comprises a dummy polysilicon layer and a barrier layer; removing the dummy polysilicon layer to define a trench and expose a surface of the barrier layer; forming a repair layer on the surface of the barrier layer and an inner wall of the trench; and forming an etch stop layer on the repair layer. In addition, a manufacturing process of the gate stack structure with the etch stop layer further includes of forming an N-type work function metal layer on the etch stop layer within the trench, and forming a gate layer on the N-type work function metal layer within the trench.


Inventors: LIN; Kun-Hsien; (Tainan County, TW) ; Huang; Hsin-Fu; (Tainan City, TW) ; Hsu; Chi-Mao; (Tainan County, TW) ; Lin; Chin-Fu; (Tainan City, TW) ; Wu; Chun-Yuan; (Yunlin County, TW)
Applicant:
Name City State Country Type

UNITED MICROELECTRONICS CORPORATION

Hsinchu

TW
Assignee: UNITED MICROELECTRONICS CORPORATION
Hsinchu
TW

Family ID: 47067260
Appl. No.: 13/960812
Filed: August 7, 2013

Related U.S. Patent Documents

Application Number Filing Date Patent Number
13094953 Apr 27, 2011 8530980
13960812

Current U.S. Class: 438/591 ; 438/702
Current CPC Class: H01L 29/78 20130101; H01L 21/28008 20130101; H01L 29/4966 20130101; H01L 29/401 20130101; H01L 21/31144 20130101; H01L 29/66545 20130101
Class at Publication: 438/591 ; 438/702
International Class: H01L 21/28 20060101 H01L021/28; H01L 29/40 20060101 H01L029/40

Claims



1. A manufacturing process of an etch stop layer, comprising steps of: providing a substrate; forming a gate stack structure over the substrate, wherein the gate stack structure at least comprises a dummy polysilicon layer and a barrier layer; removing the dummy polysilicon layer to define a trench and exposing a surface of the barrier layer; forming a repair layer on the surface of the barrier layer and an inner wall of the trench; and forming an etch stop layer on the repair layer.

2. The manufacturing process according to claim 1, wherein the step of removing the dummy polysilicon layer comprises sub-steps of: performing a first etching process to partially remove the dummy polysilicon layer; and performing a second etching process to completely remove the remaining dummy polysilicon layer of the gate stack structure.

3. The manufacturing process according to claim 2, wherein the first etching process is a dry etching process.

4. The manufacturing process according to claim 2, wherein the second etching process is a wet etching process.

5. The manufacturing process according to claim 1, wherein the repair layer has a thickness in the range between 7 angstroms and 15 angstroms.

6. The manufacturing process according to claim 1, wherein the repair layer is made of titanium nitride (TiN) or titanium (Ti).

7. The manufacturing process according to claim 1, wherein the etch stop layer is formed on the repair layer by an atomic layer deposition process.

8. The manufacturing process according to claim 1, wherein the etch stop layer is made of tantalum nitride (TaN).

9. The manufacturing process according to claim 1, wherein the etch stop layer has a thickness in the range between 15 angstroms and 25 angstroms.

10. The manufacturing process according to claim 1, wherein the barrier layer is made of titanium nitride (TiN).

11. The manufacturing process according to claim 1, wherein the barrier layer has a thickness in the range between 15 angstroms and 25 angstroms.

12. A manufacturing process of a gate stack structure with the etch stop layer manufactured according to claim 1, wherein after the step of forming the etch stop layer on the repair layer, the manufacturing process of the gate stack structure further comprises steps of: forming an N-type work function metal layer on the etch stop layer within the trench; and forming a gate layer on the N-type work function metal layer within the trench.

13. The manufacturing process according to claim 12, wherein the N-type work function metal layer is made of hafnium, titanium, tantalum, aluminum or an alloy thereof.
Description



CROSS-REFERENCE TO RELATED APPLICATION

[0001] The present application is a divisional application claiming benefit from a parent U.S. patent application bearing Ser. No. 13/094,953 filed on Apr. 27, 2011, now pending, contents of which is hereby incorporated by reference herein in its entirety and made a part of this specification.

FIELD OF THE INVENTION

[0002] The present invention relates to a manufacturing process of a gate stack structure with an etch stop layer, and more particularly to a manufacturing process of a gate stack structure with an etch stop layer formed at high formation speed and high coverage percentage.

BACKGROUND OF THE INVENTION

[0003] During the process of fabricating a gate stack structure of a complementary metal-oxide-semiconductor (CMOS), tantalum nitride (TaN) is usually used as an etch stop layer to prevent from over-etching a work function metal layer. However, since the efficacy of using such etch stop layer to prevent from over-etching the work function metal layer is usually unsatisfied, a barrier layer underneath the etch stop layer may be lost. Under this circumstance, the performance, yield and reliability of the final product will be adversely affected.

SUMMARY OF THE INVENTION

[0004] Therefore, the object of the present invention is to provide a gate stack structure with an etch stop layer. For repairing a damaged surface of a barrier layer, a repair layer whose material and electrical property are similar to the barrier layer is formed on the barrier layer. By means of the repair layer, an etch stop layer is formed within a trench of the gate stack structure at increased formation speed and thickness in a subsequent process. As a consequence, a current leakage problem is eliminated.

[0005] In accordance with an aspect, the present invention provides a gate stack structure with an etch stop layer. The gate stack structure is formed over a substrate. A spacer is formed on a sidewall of the gate stack structure. The gate stack structure includes a gate dielectric layer, a barrier layer, a repair layer and the etch stop layer. The gate dielectric layer is formed on the substrate. The barrier layer is formed on the gate dielectric layer. The barrier layer and an inner sidewall of the spacer collectively define a trench. The repair layer is formed on the barrier layer and an inner wall of the trench. The etch stop layer is formed on the repair layer.

[0006] In accordance with another aspect, the present invention provides a manufacturing process of an etch stop layer. Firstly, a substrate is provided. A gate stack structure is formed over the substrate, wherein the gate stack structure at least comprises a dummy polysilicon layer and a barrier layer. The dummy polysilicon layer is removed to define a trench and expose a surface of the barrier layer. A repair layer is formed on the surface of the barrier layer and an inner wall of the trench. Afterwards, an etch stop layer is formed on the repair layer.

[0007] In accordance with another aspect, the present invention provides a manufacturing process of a gate stack structure with an etch stop layer. After the etch stop layer is formed on the repair layer, an N-type work function metal layer is formed on the etch stop layer within the trench, and then a gate layer is formed on the N-type work function metal layer within the trench.

BRIEF DESCRIPTION OF THE DRAWINGS

[0008] The above objects and advantages of the present invention will become more readily apparent to those ordinarily skilled in the art after reviewing the following detailed description and accompanying drawings, in which:

[0009] FIG. 1 schematically illustrates a gate dielectric layer, a barrier layer and a dummy polysilicon layer formed on a substrate;

[0010] FIG. 2 schematically illustrates a gate stack structure formed over the substrate and a contact etch stop layer and an interlayer dielectric layer formed over the gate stack structure;

[0011] FIG. 3 schematically illustrates the gate stack structure whose dummy polysilicon layer is removed;

[0012] FIG. 4 schematically illustrates a repair layer and an etch stop layer formed within the trench of the gate stack structure; and

[0013] FIG. 5 schematically illustrates an N-type work function metal layer and a low-resistance metal layer formed within the trench of the gate stack structure.

DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS

[0014] The present invention will now be described more specifically with reference to the following embodiments. It is to be noted that the following descriptions of preferred embodiments of this invention are presented herein for purpose of illustration and description only. It is not intended to be exhaustive or to be limited to the precise form disclosed.

[0015] FIG. 1 schematically illustrates a gate dielectric layer, a barrier layer and a dummy polysilicon layer formed on a substrate. FIG. 2 schematically illustrates a gate stack structure formed over the substrate and a contact etch stop layer and an interlayer dielectric layer formed over the gate stack structure. FIG. 3 schematically illustrates the gate stack structure whose dummy polysilicon layer is removed. FIG. 4 schematically illustrates a repair layer and an etch stop layer formed within the trench of the gate stack structure. FIG. 5 schematically illustrates an N-type work function metal layer and a low-resistance metal layer formed within the trench of the gate stack structure.

[0016] Hereinafter, a gate stack structure with an etch stop layer and a manufacturing process thereof will be illustrated with reference to FIGS. 1-5.

[0017] Please refer to FIG. 1, which schematically illustrates a gate dielectric layer, a barrier layer and a dummy polysilicon layer formed on a substrate. Firstly, a substrate 10 with a plurality of isolation devices 102 is provided. Then, a high-k gate dielectric layer 12 is formed on the substrate 10 by chemical vapor deposition (CVD), low pressure chemical vapor deposition (LPCVD), atomic layer deposition (ALD) or physical vapor deposition (PVD). In an embodiment, the dielectric constant of the high-k gate dielectric layer 12 is greater than 4. The high-k gate dielectric layer 12 is made of silicon oxynitride, metal oxide or metal silicon oxide such as hafnium oxide, hafnium silicon oxide, lanthanum oxide, zirconium oxide, tantalum oxide or aluminum oxide. In addition, an interfacial layer (not shown) such as silicon oxide layer is optionally formed underneath the gate oxide layer 12.

[0018] Then, a barrier layer 14 and a dummy polysilicon layer 16 are sequentially formed on the gate dielectric layer 12. The barrier layer 14 is made of titanium nitride (TiN) or tantalum nitride (TaN) or the combination of both. In addition, the thickness of the barrier layer 14 formed on the gate dielectric layer 12 is in the range between 15 angstroms and 25 angstroms. A mask layer (not shown) can be formed optionally over the dummy polysilicon layer 16, and the mask layer is made of silicon nitride, silicon oxide, silicon oxynitride or silicon carbide.

[0019] Please refer to FIG. 2, which schematically illustrates a gate stack structure formed over the substrate and a contact etch stop layer and an interlayer dielectric layer formed over the gate stack structure. Then, a patterned photoresist layer (not shown) is formed on the dummy polysilicon layer 16 of the resulting structure FIG. 1. By the patterned photoresist layer, the locations of the gate stack structures of the NMOS and the PMOS of a CMOS are defined. Then, an etching process is performed to sequentially remove portions of the dummy polysilicon layer 16, the barrier layer 14 and the gate dielectric layer 12. Consequently, a gate stack structure 20 is formed over the substrate 10. As previously described, if the etch stop layer is used to prevent from over-etching the P-type work function metal layer of the gate stack structure of the NMOS, the quality of the CMOS is deteriorated. In other words, the present invention is aimed at the gate stack structure of the NMOS. However, the description of the gate stack structure of the PMOS will be omitted.

[0020] Please refer to FIG. 2 again. Then, an ion-implanting process (not shown) is performed to form a source region 21a and a drain region 21b in the substrate 10 and beside the gate stack structure 20 by using the gate stack structure 20 and spacer 22 as a mask. Then, a contact etch stop layer (CESL) 24 is formed on the substrate 10, the gate stack structure 20 and the sidewall of the spacer 22. Then, an interlayer dielectric layer (ILD) 26 is formed on the contact etch stop layer 24. Then, a planarization process is performed to remove portions of the interlayer dielectric layer 26 and the contact etch stop layer 24 to expose the surface of the dummy polysilicon layer 16 of the gate stack structure 20.

[0021] Please refer to FIG. 3, which schematically illustrates the gate stack structure whose dummy polysilicon layer is removed. Then, an etching process is performed to remove the dummy polysilicon layer 16 of the gate stack structure 20. Consequently, a trench 32 is formed and a surface 14a of the barrier layer 14 is exposed. In an embodiment, the etching process includes a dry etching process of partially removing the dummy polysilicon layer 16 of the gate stack structure 20 and a wet etching process to completely remove the remaining dummy polysilicon layer 16. After the etching process is performed, the surface 14a of the barrier layer 14 is exposed, and the trench 32 is formed within the gate stack structure 20. The etchant solution used in the wet etching process includes but is not limited to TMAH (tetramethylammonium hydroxide) or NH.sub.4OH (ammonium hydroxide). The present invention is not limited to completely remove the dummy polysilicon layer 16 by using individual dry etching process or individual wet etching process.

[0022] However, during the process of removing the dummy polysilicon layer 16, if the surface 14a of the barrier layer 14 is eroded by the etchant solution or reacted with the etchant solution, the surface 14a of the barrier layer 14 may be damaged or a portion of the dummy polysilicon layer 16 (not shown) may remain on the surface 14a of the barrier layer 14. The damaged surface 14a of the barrier layer 14 or the remaining dummy polysilicon layer 16 is detrimental to a subsequent step of forming an etch stop layer 34 on the barrier layer 14 because the formation speed is low and the coverage percentage is insufficient.

[0023] Please refer to FIG. 4. For increasing the formation speed and the coverage percentage of the etch stop layer 34, after the dummy polysilicon layer 16 of the gate stack structure 20 is removed and the surface 14a of the barrier layer 14 is exposed, a repair layer 36 is formed on an inner wall of the trench 32 of the gate stack structure 20 (i.e. the inner sidewall of the spacer 22) and the surface 14a of the barrier layer 14. The material and electrical property of the repair layer 36 are similar to those of the barrier layer 14. For example, the repair layer 36 is made of titanium nitride (TiN) or titanium (Ti). In addition, the thickness of the repair layer 36 is in the range between 7 angstroms and 15 angstroms. Then, an etch stop layer 38 is formed on the repair layer 36 by an atomic layer deposition process. For example, the etch stop layer 38 is made of tantalum nitride (TaN).

[0024] As previously described in the prior art, in a case that no repair layer 36 is formed on the barrier layer 14, the thickness of the etch stop layer (not shown) overlying the barrier layer 14 is relatively thinner (e.g. 10 angstroms). On the other hand, in a case that the repair layer 36 is formed on the barrier layer 14, the etch stop layer 38 formed on the repair layer 36 has a thickness in the range between 15 angstroms and 25 angstroms. That is, after the repair layer 36 is formed on the barrier layer 14 of the gate stack structure 20, the etch stop layer 38 has increased formation speed, thickness and coverage percentage.

[0025] Moreover, after the etch stop layer 38 formed on the repair layer 36, a P-type work function metal layer (not shown) is further deposited on the etch stop layer 38. Generally, the P-type work function metal layer is made of titanium nitride (TiN). For the NMOS, an etching process is performed to remove the P-type work function metal layer at the predetermined location of the gate stack structure of the NMOS. Then, an N-type work function metal layer 40 is formed on the etch stop layer 38 within the trench 32. For example, the N-type work function metal layer 40 is made of hafnium, titanium, tantalum, aluminum or an alloy thereof. Then, a gate layer 50 such as a low-resistance metal layer (e.g. an aluminum layer) is filled into the trench 32. The resulting structure of the NMOS of the CMOS is shown in FIG. 5.

[0026] From the above description, the present invention provides a gate stack structure with an etch stop layer and a manufacturing process thereof. By means of the repair layer formed on the barrier layer, the etch stop layer can be formed within the trench of the gate stack structure at increased formation speed and coverage percentage. As a consequence, a current leakage problem is eliminated and the device reliability is enhanced.

[0027] While the invention has been described in terms of what is presently considered to be the most practical and preferred embodiments, it is to be understood that the invention needs not be limited to the disclosed embodiment. On the contrary, it is intended to cover various modifications and similar arrangements included within the spirit and scope of the appended claims which are to be accorded with the broadest interpretation so as to encompass all such modifications and similar structures.

* * * * *


uspto.report is an independent third-party trademark research tool that is not affiliated, endorsed, or sponsored by the United States Patent and Trademark Office (USPTO) or any other governmental organization. The information provided by uspto.report is based on publicly available data at the time of writing and is intended for informational purposes only.

While we strive to provide accurate and up-to-date information, we do not guarantee the accuracy, completeness, reliability, or suitability of the information displayed on this site. The use of this site is at your own risk. Any reliance you place on such information is therefore strictly at your own risk.

All official trademark data, including owner information, should be verified by visiting the official USPTO website at www.uspto.gov. This site is not intended to replace professional legal advice and should not be used as a substitute for consulting with a legal professional who is knowledgeable about trademark law.

© 2024 USPTO.report | Privacy Policy | Resources | RSS Feed of Trademarks | Trademark Filings Twitter Feed