loadpatents
Patent applications and USPTO patent grants for Takeda; Hirohisa.The latest application filed is for "method of manufacturing electronic apparatus and electronic apparatus".
Patent | Date |
---|---|
Semiconductor device having a contact pattern electrically connecting at least three conductive layers Grant 9,053,985 - Tanaka , et al. June 9, 2 | 2015-06-09 |
Method of manufacturing electronic apparatus and electronic apparatus Grant 8,441,085 - Nagasawa , et al. May 14, 2 | 2013-05-14 |
Method Of Manufacturing Electronic Apparatus And Electronic Apparatus App 20100314621 - Nagasawa; Koichi ;   et al. | 2010-12-16 |
Method of manufacturing electronic apparatus and electronic apparatus Grant 7,838,402 - Nagasawa , et al. November 23, 2 | 2010-11-23 |
Method Of Manufacturing Electronic Apparatus And Electronic Apparatus App 20090134461 - Nagasawa; Koichi ;   et al. | 2009-05-28 |
Semiconductor Device, Its Manufacturing Method And Display Apparatus App 20090032955 - Tanaka; Tsutomu ;   et al. | 2009-02-05 |
uspto.report is an independent third-party trademark research tool that is not affiliated, endorsed, or sponsored by the United States Patent and Trademark Office (USPTO) or any other governmental organization. The information provided by uspto.report is based on publicly available data at the time of writing and is intended for informational purposes only.
While we strive to provide accurate and up-to-date information, we do not guarantee the accuracy, completeness, reliability, or suitability of the information displayed on this site. The use of this site is at your own risk. Any reliance you place on such information is therefore strictly at your own risk.
All official trademark data, including owner information, should be verified by visiting the official USPTO website at www.uspto.gov. This site is not intended to replace professional legal advice and should not be used as a substitute for consulting with a legal professional who is knowledgeable about trademark law.