loadpatents
Patent applications and USPTO patent grants for Matsue; Shigeki.The latest application filed is for "consecutive addressing of a semiconductor memory".
Patent | Date |
---|---|
Consecutive addressing of a semiconductor memory Grant 4,429,375 - Kobayashi , et al. January 31, 1 | 1984-01-31 |
Memory device utilizing shift registers for data accessing Grant 4,395,764 - Matsue July 26, 1 | 1983-07-26 |
Amplifier circuit Grant 3,987,315 - Matsue October 19, 1 | 1976-10-19 |
Memory circuit Grant 3,962,686 - Matsue , et al. June 8, 1 | 1976-06-08 |
Inverter circuit employing field effect transistors Grant 3,872,321 - Matsue March 18, 1 | 1975-03-18 |
High Speed Associative Memory Circuits Grant 3,703,709 - Matsue November 21, 1 | 1972-11-21 |
Flip-flop Circuit Grant 3,644,758 - Matsue February 22, 1 | 1972-02-22 |
uspto.report is an independent third-party trademark research tool that is not affiliated, endorsed, or sponsored by the United States Patent and Trademark Office (USPTO) or any other governmental organization. The information provided by uspto.report is based on publicly available data at the time of writing and is intended for informational purposes only.
While we strive to provide accurate and up-to-date information, we do not guarantee the accuracy, completeness, reliability, or suitability of the information displayed on this site. The use of this site is at your own risk. Any reliance you place on such information is therefore strictly at your own risk.
All official trademark data, including owner information, should be verified by visiting the official USPTO website at www.uspto.gov. This site is not intended to replace professional legal advice and should not be used as a substitute for consulting with a legal professional who is knowledgeable about trademark law.