loadpatents
name:-0.0047380924224854
name:-0.075524091720581
name:-0.017773151397705
Lin; Sheng-Che Patent Filings

Lin; Sheng-Che

Patent Applications and Registrations

Patent applications and USPTO patent grants for Lin; Sheng-Che.The latest application filed is for "method for manufacturing a semiconductor product wafer".

Company Profile
21.87.4
  • Lin; Sheng-Che - Hsinchu TW
  • Lin; Sheng-Che - BaoShan Township TW
  • Lin; Sheng-Che - Hsinchu City TW
  • Lin; Sheng-Che - Tainan TW
*profile and listings may contain filings by different individuals or companies with the same name. Review application materials to confirm ownership/assignment.
Patent Activity
PatentDate
IC with test structures and e-beam pads embedded within a contiguous standard cell area
Grant 11,107,804 - Lam , et al. August 31, 2
2021-08-31
IC with test structures and e-beam pads embedded within a contiguous standard cell area
Grant 11,081,476 - Lam , et al. August 3, 2
2021-08-03
IC with test structures and e-beam pads embedded within a contiguous standard cell area
Grant 11,081,477 - Lam , et al. August 3, 2
2021-08-03
IC with test structures and E-beam pads embedded within a contiguous standard cell area
Grant 11,075,194 - Lam , et al. July 27, 2
2021-07-27
IC with test structures and e-beam pads embedded within a contiguous standard cell area
Grant 11,018,126 - Lam , et al. May 25, 2
2021-05-25
IC with test structures and E-beam pads embedded within a contiguous standard cell area
Grant 10,978,438 - Lam , et al. April 13, 2
2021-04-13
Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-side short or leakage, at least one corner short or leakage, and at least one via open or resistance, where such measurements are obtained from non-contact pads associated with res
Grant 10,854,522 - Lam , et al. December 1, 2
2020-12-01
IC with test structures embedded within a contiguous standard cell area
Grant 10,777,472 - Lam , et al. Sept
2020-09-15
Process for making semiconductor dies, chips, and wafers using in-line measurements obtained from DOEs of NCEM-enabled fill cells
Grant 10,593,604 - Lam , et al.
2020-03-17
Method for manufacturing a semiconductor product wafer
Grant 10,546,792 - Doong , et al. Ja
2020-01-28
Direct access memory characterization vehicle
Grant 10,410,735 - Doong , et al. Sept
2019-09-10
Direct probing characterization vehicle for transistor, capacitor and resistor testing
Grant 10,380,305 - Doong , et al. A
2019-08-13
Methods for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one via-chamfer short or leakage, and at least one corner short or leakage, where such measurements are obtained from cells with respective tip-to-t
Grant 10,290,552 - Lam , et al.
2019-05-14
Integrated circuit containing first and second DOEs of standard Cell Compatible, NCEM-enabled Fill Cells, with the first DOE including tip-to-side short configured fill cells, and the second DOE including corner short configured fill cells
Grant 10,269,786 - Lam , et al.
2019-04-23
Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one tip-to-side short or leakage, and at least one side-to-side short or leakage, where such measurements are obtained from non-contact pads associat
Grant 10,211,112 - Lam , et al. Feb
2019-02-19
Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one tip-to-side short or leakage, and at least one corner short or leakage, where such measurements are obtained from non-contact pads associated wit
Grant 10,211,111 - Lam , et al. Feb
2019-02-19
Method for processing a semiconductor wager using non-contact electrical measurements indicative of a resistance through a stitch, where such measurements are obtained by scanning a pad comprised of at least three parallel conductive stripes using a moving stage with beam deflection to account for m
Grant 10,199,283 - Lam , et al. Fe
2019-02-05
Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one tip-to-side short or leakage, and at least one chamfer short or leakage, where such measurements are obtained from non-contact pads associated wi
Grant 10,199,284 - Lam , et al. Fe
2019-02-05
Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one side-to-side short or leakages, and at least one via respective tip-to-tip short, side-to-side short, and via open test areas
Grant 10,199,285 - Lam , et al. Fe
2019-02-05
Method for processing a semiconductor water using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one side-to-side short or leakage, and at least one chamfer short or leakage, where such measurements are obtained from non-contact pads associated w
Grant 10,199,293 - Lam , et al. Fe
2019-02-05
Method for processing a semiconductor wafer using non-contact electrical measurements indicative of a least one side-to-side short or leakage, at least one via-chamfer short or leakage, and at least one corner short or leakage, where such measurements are obtained from cells with respective side-to-
Grant 10,199,294 - Lam , et al. Fe
2019-02-05
Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-tip short or leakage, at least one tip-to-side short or leakage, and at least one side-to-side short or leakage, where such measurements are obtained from cells with respective tip
Grant 10,199,290 - Lam , et al. Fe
2019-02-05
Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one chamfer short or leakage, at least one corner short or leakage, and at least one via open or resistance, where such measurements are obtained from non-contact pads associated with respect
Grant 10,199,289 - Lam , et al. Fe
2019-02-05
Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-side short or leakage, at least one chamfer short or leakage, and at least one corner short or leakage, where such measurements are obtained from non-contact pads associated with r
Grant 10,199,286 - Lam , et al. Fe
2019-02-05
Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one tip-to-side short or leakage, at least one chamfer short or leakage, and at least one via open or resistance, where such measurements are obtained from non-contact pads associated with re
Grant 10,199,287 - Lam , et al. Fe
2019-02-05
Method for processing a semiconductor wafer using non-contact electrical measurements indicative of at least one side-to-side short or leakage, at least one corner short or leakage, and at least one via open or resistance, where such measurements are obtained from non-contact pads associated with re
Grant 10,199,288 - Lam , et al. Fe
2019-02-05
Integrated circuit including NCEM-enabled, tip-to-side gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
Grant 10,109,539 - Lam , et al. October 23, 2
2018-10-23
Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including via open configured fill cells, and the second DOE including metal island open configured fill cells
Grant 10,096,529 - Lam , et al. October 9, 2
2018-10-09
On-chip capacitance measurement for memory characterization vehicle
Grant 10,096,378 - Doong , et al. October 9, 2
2018-10-09
Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including stitch open configured fill cells
Grant 10,096,530 - Lam , et al. October 9, 2
2018-10-09
Integrated circuit containing DOEs of GATECNT-tip-to-side-short-configured, NCEM-enabled fill cells
Grant 9,984,944 - Lam , et al. May 29, 2
2018-05-29
Process for making semiconductor dies, chips, and wafers using non-contact measurements obtained from DOEs of NCEM-enabled fill cells on test wafers that include multiple means/steps for enabling NC detection of GATECNT-GATE via opens
Grant 9,953,889 - Lam , et al. April 24, 2
2018-04-24
Method For Manufacturing A Semiconductor Product Wafer
App 20180108580 - DOONG; Yih-Yuh Kelvin ;   et al.
2018-04-19
Integrated circuit including NCEM-enabled, side-to-side gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
Grant 9,947,601 - Lam , et al. April 17, 2
2018-04-17
Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-Enabled fill cells, with the first DOE including tip-to-side short configured fill cells, and the second DOE including chamfer short configured fill cells
Grant 9,929,136 - Lam , et al. March 27, 2
2018-03-27
Process for making an integrated circuit that includes NCEM-Enabled, tip-to-side gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
Grant 9,929,063 - Lam , et al. March 27, 2
2018-03-27
Integrated circuit including NCEM-enabled, snake-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
Grant 9,922,890 - Lam , et al. March 20, 2
2018-03-20
Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including chamfer short configured fill cells
Grant 9,922,968 - Lam , et al. March 20, 2
2018-03-20
Integrated circuit including NCEM-enabled, diagonal gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
Grant 9,911,669 - Lam , et al. March 6, 2
2018-03-06
Process for making and using mesh-style NCEM pads
Grant 9,911,649 - Lam , et al. March 6, 2
2018-03-06
Integrated circuit including NCEM-enabled, corner gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
Grant 9,911,668 - Lam , et al. March 6, 2
2018-03-06
Integrated circuit including NCEM-enabled, via-open/resistance-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gate
Grant 9,911,670 - Lam , et al. March 6, 2
2018-03-06
Process for making semiconductor dies, chips, and wafers using non-contact measurements obtained from DOEs of NCEM-enabled fill cells on test wafers that include multiple means/steps for enabling NC detection of V0 via opens
Grant 9,905,487 - Lam , et al. February 27, 2
2018-02-27
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, GATECNT-short-configured, and metal-short-configured, NCEM-enabled fill cells
Grant 9,905,553 - Lam , et al. February 27, 2
2018-02-27
Process for making an integrated circuit that includes NCEM-enabled, interlayer overlap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
Grant 9,899,276 - Lam , et al. February 20, 2
2018-02-20
Integrated circuit including NCEM-Enabled, tip-to-tip gap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
Grant 9,881,843 - Lam , et al. January 30, 2
2018-01-30
Process for making semiconductor dies, chips and wafers using non-contact measurements obtained from DOEs of NCEM-enabled fill cells on test wafers that include multiple means/steps for enabling NC detection of AACNT-TS via opens
Grant 9,870,966 - Lam , et al. January 16, 2
2018-01-16
Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including tip-to-tip short configured fill cells, and the second DOE including chamfer short configured fill cells
Grant 9,871,028 - Lam , et al. January 16, 2
2018-01-16
Integrated circuit including NCEM-enabled, interlayer overlap-configured fill cells, with NCEM pads formed from at least three conductive stripes positioned between adjacent gates
Grant 9,870,962 - Lam , et al. January 16, 2
2018-01-16
Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including snake open configured fill cells, and the second DOE including stitch open configured fill cells
Grant 9,865,583 - Lam , et al. January 9, 2
2018-01-09
Method for manufacturing a semiconductor product wafer
Grant 9,847,264 - Doong , et al. December 19, 2
2017-12-19
Integrated circuit containing DOEs of GATE-snake-open-configured, NCEM-enabled fill cells
Grant 9,831,141 - Lam , et al. November 28, 2
2017-11-28
Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including tip-to-tip short configured fill cells, and the second DOE including chamfer short configured fill cells
Grant 9,825,018 - Lam , et al. November 21, 2
2017-11-21
Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells with first DOE including tip-to-side short configured fill cells and second DOE including chamfer short configured fill cells
Grant 9,818,738 - Lam , et al. November 14, 2
2017-11-14
Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including via open configured fill cells, and the second DOE including metal island open configured fill cells
Grant 9,818,660 - Lam , et al. November 14, 2
2017-11-14
Mesh-style NCEM pads, and process for making semiconductor dies, chips, and wafers using in-line measurements from such pads
Grant 9,805,994 - Lam , et al. October 31, 2
2017-10-31
Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including chamfer short configured fill cells, and the second DOE including corner short configured fill cells
Grant 9,799,640 - Lam , et al. October 24, 2
2017-10-24
Integrated circuit containing DOEs of NCEM-enabled fill cells
Grant 9,799,575 - Lam , et al. October 24, 2
2017-10-24
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least Via-open-configured, AACNT-short-configured, GATE-short-configured, and TS-short-configured NCEM-enabled fill cells
Grant 9,793,253 - Lam , et al. October 17, 2
2017-10-17
Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including snake open configured fill cells, and the second DOE including metal island open configured fill cells
Grant 9,786,650 - Lam , et al. October 10, 2
2017-10-10
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least chamfer-short-configured, AACNT-short-configured, GATECNT-short-configured, and TS-short-configured, NCEM-enabled fill cells
Grant 9,786,648 - Lam , et al. October 10, 2
2017-10-10
Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including via open configured fill cells, and the second DOE including stitch open configured fill cells
Grant 9,786,649 - Lam , et al. October 10, 2
2017-10-10
Process for making semiconductor dies, chips, and wafers using non-contact measurements obtained from DOEs of NCEM-enabled fill cells on wafers that include multiple steps for enabling NC detecteion of AACNT-TS via opens
Grant 9,785,496 - Lam , et al. October 10, 2
2017-10-10
Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including snake open configured fill cells, and the second DOE including metal island open configured fill cells
Grant 9,778,974 - Lam , et al. October 3, 2
2017-10-03
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, TS-short-configured, metal-short configured, and AA-short-configured, NCEM-enabled fill cells
Grant 9,780,083 - Lam , et al. October 3, 2
2017-10-03
Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including snake open configured fill cells
Grant 9,773,775 - Lam , et al. September 26, 2
2017-09-26
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least chamfer-short-configured, AACNT-short-configured, GATE-short-configured, and GATECNT-short-configured, NCEM-enabled fill cells
Grant 9,773,773 - Lam , et al. September 26, 2
2017-09-26
Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including chamfer short configured fill cells, and the second DOE including corner short configured fill cells
Grant 9,773,774 - Lam , et al. September 26, 2
2017-09-26
Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including metal island open configured fill cells
Grant 9,766,970 - Lam , et al. September 19, 2
2017-09-19
Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including chamfer short configured fill cells
Grant 9,768,156 - Lam , et al. September 19, 2
2017-09-19
Process for making and using a semiconductor wafer containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including merged-via open configured fill cells, and the second DOE including snake open configured fill cells
Grant 9,768,083 - Lam , et al. September 19, 2
2017-09-19
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least chamfer-short-configured, AACNT-short-configured, GATE-short-configured, and TS-short-configured, NCEM-enabled fill cells
Grant 9,761,575 - Lam , et al. September 12, 2
2017-09-12
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, GATE-short-configured, and TS-short-configured, NCEM-enabled fill cells
Grant 9,761,573 - Lam , et al. September 12, 2
2017-09-12
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATECNT-short-configured, metal-short-configured, and AA-short-configured, NCEM-enabled fill cells
Grant 9,761,574 - Lam , et al. September 12, 2
2017-09-12
Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including via open configured fill cells, and the second DOE including merged-via configured fill cells
Grant 9,761,502 - Lam , et al. September 12, 2
2017-09-12
Process for making and using a semiconductor wafer containing first and second does of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including tip-to-side short configure
Grant 9,748,153 - Lam , et al. August 29, 2
2017-08-29
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, GATE-short-configured, and GATECNT-short-configured, NCEM-enables fill cells
Grant 9,741,741 - Lam , et al. August 22, 2
2017-08-22
Integrated circuit containing standard logic cells and ilbrary-compatible, NCEM-enabled fill cells, including at least via-open-configured, gate-short-configured, TS-short-configured, and AA-short-conigured, NCEM-enabled fill cells
Grant 9,741,703 - Lam , et al. August 22, 2
2017-08-22
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, GATE-short-configured, and TS-short-configured, NCEM-enabled fill cells
Grant 9,728,553 - Lam , et al. August 8, 2
2017-08-08
Integrated circuit containing first and second does of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including tip-to-tip short configured fill cells
Grant 9,721,937 - Lam , et al. August 1, 2
2017-08-01
Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including tip-to-tip short configured fill cells, and the second DOE including corner short configured fill cells
Grant 9,721,938 - Lam , et al. August 1, 2
2017-08-01
Integrated circuit containing first and second DOEs of standard cell compatible, NCEM-enabled fill cells, with the first DOE including side-to-side short configured fill cells, and the second DOE including tip-to-side short configured fill cells
Grant 9,711,496 - Lam , et al. July 18, 2
2017-07-18
Process for making semiconductor dies, chips, and wafers using in-line measurements obtained from DOEs of GATE-snake-open-configured, NCEM-enabled fill cells
Grant 9,711,421 - Lam , et al. July 18, 2
2017-07-18
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATE-short-configured, GATECNT-short-configured, and metal-short-configured, NCEM-enabled fill cells
Grant 9,691,672 - Lam , et al. June 27, 2
2017-06-27
Integrated Circuit Containing DOEs of NCEM-enabled Fill Cells
App 20170178981 - Lam; Stephen ;   et al.
2017-06-22
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, TS-short-configured, and AA-short-configured, NCEM-enabled fill cells
Grant 9,653,446 - Lam , et al. May 16, 2
2017-05-16
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, AACNT-short-configured, TS-short-configured, and metal-short-configured, NCEM-enabled fill cells
Grant 9,646,961 - Lam , et al. May 9, 2
2017-05-09
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATE-short-configured, GATECNT-short-configured, and TS-short-configured, NCEM-enabled fill cells
Grant 9,627,370 - Lam , et al. April 18, 2
2017-04-18
Integrated circuit containing standard logic cells and library-compatible, NCEM-enabled fill cells, including at least via-open-configured, GATE-short-configured, GATECNT-short-configured, and AA-short-configured, NCEM-enabled fill cells
Grant 9,627,371 - Lam , et al. April 18, 2
2017-04-18
Method For Inducing Spheroid Formation Of Adipose-derived Stem Cells And Trans-differentiation Into Neural Lineage
App 20130065303 - Wu; Chia-Ching ;   et al.
2013-03-14

uspto.report is an independent third-party trademark research tool that is not affiliated, endorsed, or sponsored by the United States Patent and Trademark Office (USPTO) or any other governmental organization. The information provided by uspto.report is based on publicly available data at the time of writing and is intended for informational purposes only.

While we strive to provide accurate and up-to-date information, we do not guarantee the accuracy, completeness, reliability, or suitability of the information displayed on this site. The use of this site is at your own risk. Any reliance you place on such information is therefore strictly at your own risk.

All official trademark data, including owner information, should be verified by visiting the official USPTO website at www.uspto.gov. This site is not intended to replace professional legal advice and should not be used as a substitute for consulting with a legal professional who is knowledgeable about trademark law.

© 2024 USPTO.report | Privacy Policy | Resources | RSS Feed of Trademarks | Trademark Filings Twitter Feed