loadpatents
Patent applications and USPTO patent grants for Kumar; Ananda Hosakere.The latest application filed is for "method for the reduction of lateral shrinkage in multilayer circuit boards on a substrate".
Patent | Date |
---|---|
Method for the reduction of lateral shrinkage in multilayer circuit boards on a substrate Grant 6,709,749 - Kumar , et al. March 23, 2 | 2004-03-23 |
Low dielectric loss glasses Grant 6,017,642 - Kumar , et al. January 25, 2 | 2000-01-25 |
Low dielectric loss glass ceramic compositions Grant 5,958,807 - Kumar , et al. September 28, 1 | 1999-09-28 |
Method for the reduction of lateral shrinkage in multilayer circuit boards on a substrate Grant 5,876,536 - Kumar , et al. March 2, 1 | 1999-03-02 |
Electronic circuit chip package Grant 5,847,935 - Thaler , et al. December 8, 1 | 1998-12-08 |
Electrical feedthroughs for ceramic circuit board support substrates Grant 5,681,444 - Azzaro , et al. October 28, 1 | 1997-10-28 |
uspto.report is an independent third-party trademark research tool that is not affiliated, endorsed, or sponsored by the United States Patent and Trademark Office (USPTO) or any other governmental organization. The information provided by uspto.report is based on publicly available data at the time of writing and is intended for informational purposes only.
While we strive to provide accurate and up-to-date information, we do not guarantee the accuracy, completeness, reliability, or suitability of the information displayed on this site. The use of this site is at your own risk. Any reliance you place on such information is therefore strictly at your own risk.
All official trademark data, including owner information, should be verified by visiting the official USPTO website at www.uspto.gov. This site is not intended to replace professional legal advice and should not be used as a substitute for consulting with a legal professional who is knowledgeable about trademark law.