loadpatents
name:-0.033720016479492
name:-0.028247117996216
name:-0.00049901008605957
Chu; Chia-Chi Patent Filings

Chu; Chia-Chi

Patent Applications and Registrations

Patent applications and USPTO patent grants for Chu; Chia-Chi.The latest application filed is for "consensus-based power control apparatus".

Company Profile
0.20.28
  • Chu; Chia-Chi - Hsinchu TW
  • Chu; Chia-Chi - Hsinchu City TW
  • Chu; Chia-Chi - Tao-Yuan TW
  • Chu; Chia-Chi - Kwei-Shan TW
*profile and listings may contain filings by different individuals or companies with the same name. Review application materials to confirm ownership/assignment.
Patent Activity
PatentDate
Consensus-based power control apparatus
Grant 9,906,033 - Chu , et al. February 27, 2
2018-02-27
Consensus-based Power Control Apparatus
App 20160259399 - Chu; Chia-Chi ;   et al.
2016-09-08
Method For Optimizing Phasor Measurement Unit Placement
App 20150051866 - CHU; Chia-Chi ;   et al.
2015-02-19
Method For Estimating Voltage Stability
App 20150051856 - Chu; Chia-Chi ;   et al.
2015-02-19
Method of designing a static synchronous compensator based on passivity-based control
Grant 8,060,349 - Chu , et al. November 15, 2
2011-11-15
Method of calculating power flow solution of a power grid that includes generalized power flow controllers
Grant 7,813,884 - Chu , et al. October 12, 2
2010-10-12
Generalizations of adjoint networks techniques for RLC interconnects model-order reductions
Grant 7,797,140 - Lee , et al. September 14, 2
2010-09-14
Method of estimating the signal delay in a VLSI circuit
Grant 7,600,206 - Lai , et al. October 6, 2
2009-10-06
Method of Calculating Power Flow Solution of a Power Grid that Includes Generalized Power Flow Controllers
App 20090182518 - Chu; Chia-Chi ;   et al.
2009-07-16
Method of designing a synchronous circuit of VLSI for clock skew scheduling and optimization
Grant 7,562,324 - Chang , et al. July 14, 2
2009-07-14
Multi-point model reductions of VLSI interconnects using the rational Arnoldi method with adaptive orders
Grant 7,512,525 - Lee , et al. March 31, 2
2009-03-31
Method of determining high-speed VLSI reduced-order interconnect by non-symmetric lanczos algorithm
Grant 7,509,243 - Chu , et al. March 24, 2
2009-03-24
Method Of Designing A Digital Integrated Circuit For A Multi-functional Digital Protective Relay
App 20080282215 - Chu; Chia-Chi ;   et al.
2008-11-13
Interconnect model-order reduction method
Grant 7,437,689 - Chu , et al. October 14, 2
2008-10-14
Method of estimating the signal delay in a VLSI circuit
App 20080250369 - Lai; Ming-Hong ;   et al.
2008-10-09
Method Of Designing A Static Synchronous Compensator Based On Passivity-based Control
App 20080232143 - Chu; Chia-Chi ;   et al.
2008-09-25
Method of searching paths suffering from the electrostatic discharge in the process of an integrated circuit design
Grant 7,398,499 - Lai , et al. July 8, 2
2008-07-08
Method of reducing a multiple-inputs multiple-outputs (MIMO) interconnect circuit system in a global lanczos algorithm
App 20080126028 - Chu; Chia-Chi ;   et al.
2008-05-29
Method of designing a synchronous circuit of VLSI for clock skew scheduling and optimization
App 20080115098 - Chang; Chao-Kai ;   et al.
2008-05-15
Efficient digital filter design tool for approximating an FIR filter with a low-order linear-phase IIR filter
Grant 7,373,367 - Lee , et al. May 13, 2
2008-05-13
Method for calculating power flow solution of a power transmission network that includes interline power flow controller (IPFC)
Grant 7,321,834 - Chu , et al. January 22, 2
2008-01-22
Method of searching paths suffering from the electrostatic discharge in the process of an integrated circuit design
App 20070277138 - Lai; Ming-Hong ;   et al.
2007-11-29
Method of developing an analogical VLSI macro model in a global Arnoldi algorithm
App 20070255538 - Chu; Chia-Chi ;   et al.
2007-11-01
Method of moment computations in R(L)C interconnects of high speed VLSI with resistor loops
Grant 7,254,790 - Lee , et al. August 7, 2
2007-08-07
Method and apparatus for model-order reduction and sensitivity analysis
Grant 7,216,309 - Lee , et al. May 8, 2
2007-05-08
Clock tree synthesis for low power consumption and low clock skew
Grant 7,216,322 - Lai , et al. May 8, 2
2007-05-08
Method and apparatus for rapidly selecting types of buffers which are inserted into the clock tree for high-speed very-large-scale-integration
Grant 7,191,418 - Lee , et al. March 13, 2
2007-03-13
Method on scan chain reordering for lowering VLSI power consumption
Grant 7,181,664 - Lee , et al. February 20, 2
2007-02-20
Method for calculating power flow solution of a power transmission network that includes unified power flow controllers
Grant 7,177,727 - Chu , et al. February 13, 2
2007-02-13
Interconnect model-order reduction method
App 20070033549 - Chu; Chia-Chi ;   et al.
2007-02-08
Method for Calculating Power Flow Solution of a Power Transmission Network that Includes Interline Power Flow Controller (IPFC)
App 20070027642 - Chu; Chia-Chi ;   et al.
2007-02-01
Method of setting-up steady state model of VSC-based multi-terminal HVDC transmission system
App 20060282239 - Chu; Chia-Chi ;   et al.
2006-12-14
Method of determining high-speed VLSI reduced-order interconnect by non-symmetric lanczos algorithm
App 20060282799 - Chu; Chia-Chi ;   et al.
2006-12-14
Method of estimating crosstalk noise in lumped RLC coupled interconnects
Grant 7,124,381 - Lee , et al. October 17, 2
2006-10-17
Method for calculating power flow solution of a power transmission network that includes unified power flow controllers
App 20060229767 - Chu; Chia-Chi ;   et al.
2006-10-12
Multi-point model reductions of VLSI interconnects using the rational arnoldi method with adaptive orders
App 20060149525 - Lee; Herng-Jer ;   et al.
2006-07-06
Generalizations of adjoint networks techniques for RLC interconnects model-order reductions
App 20060100831 - Lee; Herng-Jer ;   et al.
2006-05-11
Moment computations of nonuniform distributed coupled RLC trees with applications to estimating crosstalk noise
App 20060100830 - Lee; Herng-Jer ;   et al.
2006-05-11
Method of verification of estimating crosstalk noise in coupled RLC interconnects with distributed line in nanometer integrated circuits
Grant 7,017,130 - Lee , et al. March 21, 2
2006-03-21
Clock tree synthesis for low power consumption and low clock skew
App 20060053395 - Lai; Ming-Hong ;   et al.
2006-03-09
Efficient look-ahead load margin and voltage profiles contingency analysis using a tangent vector index method
App 20060047370 - Chu; Chia-Chi ;   et al.
2006-03-02
Method of moment computations in R(L)C interconnects of high speed VLSI with resistor loops
App 20060015832 - Lee; Herng-Jer ;   et al.
2006-01-19
Method and apparatus for rapidly selecting types of buffers which are inserted into the clock tree for high-speed very-large-scale-integration
App 20060010414 - Lee; Herng-Jer ;   et al.
2006-01-12
Method Of Verification Of Estimating Crosstalk Noise In Coupled Rlc Interconnects With Distributed Line In Nanometer Integrated Circuits
App 20060010406 - Lee; Herng-Jer ;   et al.
2006-01-12
Method of estimating crosstalk noise in lumped RLC coupled interconnects
App 20050278668 - Lee, Herng-Jer ;   et al.
2005-12-15
Method on scan chain reordering for lowering VLSI power consumption
App 20050235182 - Lee, Herng-Jer ;   et al.
2005-10-20
Efficient digital filter design tool for approximating an FIR filter with a low-order linear-phase IIR filter
App 20050235023 - Lee, Herng-Jer ;   et al.
2005-10-20
Method and apparatus for model-order reduction and sensitivity analysis
App 20040261042 - Lee, Herng-Jer ;   et al.
2004-12-23

uspto.report is an independent third-party trademark research tool that is not affiliated, endorsed, or sponsored by the United States Patent and Trademark Office (USPTO) or any other governmental organization. The information provided by uspto.report is based on publicly available data at the time of writing and is intended for informational purposes only.

While we strive to provide accurate and up-to-date information, we do not guarantee the accuracy, completeness, reliability, or suitability of the information displayed on this site. The use of this site is at your own risk. Any reliance you place on such information is therefore strictly at your own risk.

All official trademark data, including owner information, should be verified by visiting the official USPTO website at www.uspto.gov. This site is not intended to replace professional legal advice and should not be used as a substitute for consulting with a legal professional who is knowledgeable about trademark law.

© 2024 USPTO.report | Privacy Policy | Resources | RSS Feed of Trademarks | Trademark Filings Twitter Feed