loadpatents
name:-0.10142517089844
name:-0.072576999664307
name:-0.080128192901611
Chang; Fong-yuan Patent Filings

Chang; Fong-yuan

Patent Applications and Registrations

Patent applications and USPTO patent grants for Chang; Fong-yuan.The latest application filed is for "semiconductor package and method of manufacture".

Company Profile
79.72.102
  • Chang; Fong-yuan - Hsinchu TW
  • Chang; Fong-yuan - Hsinchu County TW
  • Chang; Fong-Yuan - Hsin-Chu City TW
  • Chang; Fong-Yuan - Hsin-Chu TW
  • Chang; Fong-Yuan - Chu-dong Township TW
  • - Taichung TW
  • Chang; Fong Yuan - Taichung N/A TW
  • CHANG; Fong-Yuan - Miaoli County US
  • Chang; Fong-Yuan - Chu-Dong TW
  • Chang; Fong Yuan - Taichung City TW
  • Chang; Fong-Yuan - Er-Chong Li N/A TW
  • Chang; Fong-Yuan - Taichang TW
  • Chang, Fong-Yuan - Taichung Hsien TW
*profile and listings may contain filings by different individuals or companies with the same name. Review application materials to confirm ownership/assignment.
Patent Activity
PatentDate
Semiconductor Package and Method of Manufacture
App 20220310480 - Bao; Xinyu ;   et al.
2022-09-29
Integrated circuit having a high cell density
Grant 11,437,319 - Chen , et al. September 6, 2
2022-09-06
Antenna effect protection and electrostatic discharge protection for three-dimensional integrated circuit
Grant 11,437,708 - Huang , et al. September 6, 2
2022-09-06
Memory Device Having Bitline Segmented Into Bitline Segments And Related Method For Operating Memory Device
App 20220262418 - LU; SHIH-LIEN LINUS ;   et al.
2022-08-18
Semiconductor device and method of manufacture
Grant 11,410,929 - Chang , et al. August 9, 2
2022-08-09
Package Structure And Method For Forming The Same
App 20220246509 - CHIEN; CHIN-HER ;   et al.
2022-08-04
Method for generating layout diagram including protruding pin cell regions and semiconductor device based on same
Grant 11,397,842 - Chang , et al. July 26, 2
2022-07-26
Arrangement Of Power-grounds In Package Structures
App 20220230981 - Yeh; Ting-Yu ;   et al.
2022-07-21
Package structure and method for forming the same
Grant 11,387,177 - Chien , et al. July 12, 2
2022-07-12
Interposer with capacitors
Grant 11,367,695 - Chang , et al. June 21, 2
2022-06-21
Package Structure, Semiconductor Device And Manufacturing Method Thereof
App 20220149020 - CHANG; Fong-yuan ;   et al.
2022-05-12
Memory device having bitline segmented into bitline segments and related method for operating memory device
Grant 11,322,188 - Lu , et al. May 3, 2
2022-05-03
Layout Design Methodology For Stacked Devices
App 20220130818 - Chang; Fong-Yuan ;   et al.
2022-04-28
Cell structures and semiconductor devices having same
Grant 11,281,836 - Chang , et al. March 22, 2
2022-03-22
Standard Cells And Variations Thereof Within A Standard Cell Library
App 20220067266 - CHEN; Sheng-Hsiung ;   et al.
2022-03-03
Integrated Circuit and Layout Method for Standard Cell Structures
App 20220058330 - CHEN; Sheng-Hsiung ;   et al.
2022-02-24
Heat Dissipation In Semiconductor Packages And Methods Of Forming Same
App 20220028842 - Chang; Fong-yuan ;   et al.
2022-01-27
Layout design methodology for stacked devices
Grant 11,222,884 - Chang , et al. January 11, 2
2022-01-11
Through silicon via optimization for three-dimensional integrated circuits
Grant 11,211,333 - Chang , et al. December 28, 2
2021-12-28
Heat Dissipation Structures
App 20210375717 - HUANG; Po-Hsiang ;   et al.
2021-12-02
Standard cells and variations thereof within a standard cell library
Grant 11,182,533 - Chen , et al. November 23, 2
2021-11-23
3d Ic Power Grid
App 20210351110 - Mohamed; Noor E.V. ;   et al.
2021-11-11
Integrated circuit and layout method for standard cell structures
Grant 11,170,152 - Chen , et al. November 9, 2
2021-11-09
Placement constraint method for multiple patterning of cell-based chip design
Grant 11,170,149 - Wang , et al. November 9, 2
2021-11-09
Integrated Circuit Fin Layout Method
App 20210342514 - HUANG; Po-Hsiang ;   et al.
2021-11-04
Electromagnetic Shielding Metal-insulator-metal Capacitor Structure
App 20210320072 - LEE; Hui Yu ;   et al.
2021-10-14
Integrated circuit layout method and system
Grant 11,138,362 - Huang , et al. October 5, 2
2021-10-05
Semiconductor device with filler cell region, method of generating layout diagram and system for same
Grant 11,138,360 - Huang , et al. October 5, 2
2021-10-05
Antenna Effect Protection and Electrostatic Discharge Protection for Three-Dimensional Integrated Circuit
App 20210305678 - Huang; Po-Hsiang ;   et al.
2021-09-30
Integrated Circuit, Semiconductor Device And Method Of Manufacturing Same
App 20210305213 - CHEN; Chih-Lin ;   et al.
2021-09-30
Method of modifying cell, system for modifying cell and global connection routing method
Grant 11,132,488 - Chen , et al. September 28, 2
2021-09-28
Logic Circuits With Reduced Transistor Counts
App 20210294958 - LIU; Chi-Lin ;   et al.
2021-09-23
Method For Manufacturing A Cell Having Pins And Semiconductor Device Based On Same
App 20210294957 - SUE; Pin-Dai ;   et al.
2021-09-23
Pin Modification For Standard Cells
App 20210265336 - CHANG; Fong-yuan ;   et al.
2021-08-26
Entangled Inductor Structures
App 20210257156 - CHANG; Ka Fai ;   et al.
2021-08-19
Heat dissipation structure including stacked chips surrounded by thermal interface material rings
Grant 11,094,608 - Huang , et al. August 17, 2
2021-08-17
Electromagnetic shielding metal-insulator-metal capacitor structure
Grant 11,088,084 - Lee , et al. August 10, 2
2021-08-10
Metal Cut Region Location System
App 20210240903 - YANG; Jung-Chan ;   et al.
2021-08-05
Integrated circuit fin layout method, system, and structure
Grant 11,080,453 - Huang , et al. August 3, 2
2021-08-03
3D IC power grid
Grant 11,081,426 - Mohamed , et al. August 3, 2
2021-08-03
Cell Structures And Semiconductor Devices Having Same
App 20210224460 - CHANG; Fong-Yuan ;   et al.
2021-07-22
Integrated Circuit And Method Of Generating Integrated Circuit Layout
App 20210217743 - CHANG; Fong-Yuan ;   et al.
2021-07-15
Semiconductor Device With Cell Region, Method Of Generating Layout Diagram And System For Same
App 20210209287 - CHEN; Sheng-Hsiung ;   et al.
2021-07-08
Integrated circuit including a first semiconductor wafer and a second semiconductor wafer, semiconductor device including a first semiconductor wafer and a second semiconductor wafer and method of manufacturing same
Grant 11,043,473 - Chen , et al. June 22, 2
2021-06-22
Pin modification for standard cells
Grant 11,037,920 - Chang , et al. June 15, 2
2021-06-15
Through-Silicon Vias in Integrated Circuit Packaging
App 20210173998 - CHANG; Fong-yuan ;   et al.
2021-06-10
Method and system of expanding set of standard cells which comprise a library
Grant 11,030,366 - Liu , et al. June 8, 2
2021-06-08
Method for generating layout diagram including cell having pin patterns and semiconductor device based on same
Grant 11,030,372 - Sue , et al. June 8, 2
2021-06-08
Metal cut region location method and system
Grant 10,997,348 - Yang , et al. May 4, 2
2021-05-04
Integrated Circuit Package and Method
App 20210118759 - Yu; Chen-Hua ;   et al.
2021-04-22
Method For Generating Layout Diagram Including Protruding Pin Cell Regions And Semiconductor Device Based On Same
App 20210110097 - CHANG; Fong-Yuan ;   et al.
2021-04-15
Semiconductor device with cell region, method of generating layout diagram and system for same
Grant 10,977,418 - Chen , et al. April 13, 2
2021-04-13
Cell structures and semiconductor devices having same
Grant 10,970,450 - Chang , et al. April 6, 2
2021-04-06
Integrated circuit and method of generating integrated circuit layout
Grant 10,964,685 - Chang , et al. March 30, 2
2021-03-30
Semiconductor Device and Method of Manufacture
App 20210082816 - Chang; Fong-yuan ;   et al.
2021-03-18
Integrated Circuit Device With Improved Layout
App 20210082960 - Chang; Fong-yuan ;   et al.
2021-03-18
Through-silicon vias in integrated circuit packaging
Grant 10,949,597 - Chang , et al. March 16, 2
2021-03-16
Entangled inductor structures
Grant 10,943,729 - Chang , et al. March 9, 2
2021-03-09
Interconnect Structure, Semiconductor Structure Including Interconnect Structure And Method For Forming The Same
App 20210066223 - TSAI; JUNG-CHOU ;   et al.
2021-03-04
Method Of Designing A Device
App 20210034807 - CHEN; Sheng-Hsiung ;   et al.
2021-02-04
Integrated Circuit Having a High Cell Density
App 20210028108 - Chen; Sheng-Hsiung ;   et al.
2021-01-28
Integrated circuit device with improved layout
Grant 10,903,239 - Chang , et al. January 26, 2
2021-01-26
Integrated Circuit Layout Method And System
App 20200410154 - HUANG; Po-Hsiang ;   et al.
2020-12-31
Integrated Circuit And Method Of Forming An Integrated Circuit
App 20200411503 - CHANG; Fong-Yuan ;   et al.
2020-12-31
Method for generating layout diagram including protruding pin cell regions and semiconductor device based on same
Grant 10,878,165 - Chang , et al. December 29, 2
2020-12-29
Method And System Of Forming Integrated Circuit
App 20200402856 - CHANG; KA FAI ;   et al.
2020-12-24
Package Structure And Method For Forming The Same
App 20200395281 - CHIEN; CHIN-HER ;   et al.
2020-12-17
Method and system of forming integrated circuit
Grant 10,811,316 - Chang , et al. October 20, 2
2020-10-20
Integrated Circuit And Layout Method For Standard Cell Structures
App 20200327274 - CHEN; Sheng-Hsiung ;   et al.
2020-10-15
Standard Cells And Variations Thereof Within A Standard Cell Library
App 20200328202 - CHEN; Sheng-Hsiung ;   et al.
2020-10-15
Integrated circuit having a high cell density
Grant 10,804,200 - Chen , et al. October 13, 2
2020-10-13
Integrated circuit, system for and method of forming an integrated circuit
Grant 10,797,041 - Chang , et al. October 6, 2
2020-10-06
Method and system for pin layout
Grant 10,796,060 - Chang , et al. October 6, 2
2020-10-06
Integrated circuit structure
Grant 10,776,557 - Huang , et al. Sept
2020-09-15
Method of fabricating integrated circuit having staggered conductive features
Grant 10,777,505 - Chang , et al. Sept
2020-09-15
Method And System Of Expanding Set Of Standard Cells Which Comprise A Library
App 20200272778 - LIU; Chi-Lin ;   et al.
2020-08-27
Electromagnetic Shielding Metal-insulator-metal Capacitor Structure
App 20200258846 - A1
2020-08-13
Standard cells and variations thereof within a standard cell library
Grant 10,741,539 - Chen , et al. A
2020-08-11
Integrated circuit and layout method for standard cell structures
Grant 10,733,352 - Chen , et al.
2020-08-04
Cell layout method and system for creating stacked 3D integrated circuit having two tiers
Grant 10,678,987 - Chen , et al.
2020-06-09
Method Of Modifying Cell, System For Modifying Cell And Global Connection Routing Method
App 20200167518 - CHEN; Sheng-Hsiung ;   et al.
2020-05-28
Soic Chip Architecture
App 20200168527 - CHANG; Fong-Yuan ;   et al.
2020-05-28
Layout Design Methodology For Stacked Devices
App 20200168595 - CHANG; Fong-Yuan ;   et al.
2020-05-28
Method and system of expanding set of standard cells which comprise a library
Grant 10,664,565 - Liu , et al.
2020-05-26
Electromagnetic shielding metal-insulator-metal capacitor structure
Grant 10,665,550 - Lee , et al.
2020-05-26
Pin Modification For Standard Cells
App 20200152617 - CHANG; Fong-Yuan ;   et al.
2020-05-14
Method For Generating Layout Diagram Including Cell Having Pin Patterns And Semiconductor Device Based On Same
App 20200134124 - SUE; Pin-Dai ;   et al.
2020-04-30
Entangled Inductor Structures
App 20200135388 - CHANG; Ka Fai ;   et al.
2020-04-30
Integrated Circuit Fin Layout Method, System, And Structure
App 20200134122 - HUANG; Po-Hsiang ;   et al.
2020-04-30
Semiconductor Device With Filler Cell Region, Method Of Generating Layout Diagram And System For Same
App 20200134125 - HUANG; Po-Hsiang ;   et al.
2020-04-30
Integrated Circuit, Semiconductor Device And Method Of Manufacturing Same
App 20200126952 - CHEN; Chih-Lin ;   et al.
2020-04-23
Integrated Circuit And Method Of Generating Integrated Circuit Layout
App 20200126967 - CHANG; Fong-Yuan ;   et al.
2020-04-23
Semiconductor Device With Cell Region, Method Of Generating Layout Diagram And System For Same
App 20200104462 - CHEN; Sheng-Hsiung ;   et al.
2020-04-02
Metal Cut Region Location Method And System
App 20200104448 - YANG; Jung-Chan ;   et al.
2020-04-02
Memory Device Having Bitline Segmented Into Bitline Segments And Related Method For Operating Memory Device
App 20200098406 - LU; SHIH-LIEN LINUS ;   et al.
2020-03-26
Placement Constraint Method for Multiple Patterning of Cell-Based Chip Design
App 20200089840 - WANG; Shao-Huan ;   et al.
2020-03-19
Method And System Of Forming Integrated Circuit
App 20200051863 - CHANG; KA FAI ;   et al.
2020-02-13
Pin modification for standard cells
Grant 10,559,558 - Chang , et al. Feb
2020-02-11
Interposer With Capacitors
App 20200043873 - CHANG; Fong-yuan ;   et al.
2020-02-06
3d Ic Power Grid
App 20200043832 - Mohamed; Noor E.V. ;   et al.
2020-02-06
Method of modifying cell and global connection routing method
Grant 10,552,568 - Chen , et al. Fe
2020-02-04
Method For Generating Layout Diagram Including Protruding Pin Cell Regions And Semiconductor Device Based On Same
App 20200019670 - CHANG; Fong-Yuan ;   et al.
2020-01-16
Electromagnetic Shielding Metal-insulator-metal Capacitor Structure
App 20200020644 - LEE; Hui Yu ;   et al.
2020-01-16
Through-silicon Vias In Integrated Circuit Packaging
App 20200019668 - CHANG; Fong-yuan ;   et al.
2020-01-16
Through Silicon Via Optimization For Three-dimensional Integrated Circuits
App 20200020635 - CHANG; Fong-Yuan ;   et al.
2020-01-16
Second semiconductor wafer attached to a first semiconductor wafer with a through hole connected to an inductor
Grant 10,535,635 - Chen , et al. Ja
2020-01-14
Heat Dissipation Structures
App 20200006194 - HUANG; Po-Hsiang ;   et al.
2020-01-02
Placement constraint method for multiple patterning of cell-based chip design
Grant 10,521,545 - Wang , et al. Dec
2019-12-31
Integrated circuit and method of generating integrated circuit layout
Grant 10,515,944 - Chang , et al. Dec
2019-12-24
A Second Semiconductor Wafer Attached To A First Semiconductor Wafer With A Through Hole Connected To An Inductor
App 20190385980 - CHEN; Chih-Lin ;   et al.
2019-12-19
Method For Generating Layout Diagram Including Wiring Arrangement
App 20190286784 - CHANG; Fong-Yuan ;   et al.
2019-09-19
Integrated circuit layout methods, structures, and systems
Grant 10,402,534 - Huang , et al. Sep
2019-09-03
Circuit with combined cells and method for manufacturing the same
Grant 10,396,063 - Chang , et al. A
2019-08-27
Method And System For Pin Layout
App 20190243940 - CHANG; FONG-YUAN ;   et al.
2019-08-08
Integrated Circuit Structure
App 20190171788 - HUANG; Po-Hsiang ;   et al.
2019-06-06
Integrated circuit having staggered conductive features
Grant 10,312,192 - Chang , et al.
2019-06-04
Integrated Circuit And Layout Method For Standard Cell Structures
App 20190155984 - CHEN; Sheng-Hsiung ;   et al.
2019-05-23
Integrated Circuit And Method Of Generating Integrated Circuit Layout
App 20190148352 - CHANG; Fong-Yuan ;   et al.
2019-05-16
Cell Layout Method And Associated System
App 20190121929 - CHEN; SHENG-HSIUNG ;   et al.
2019-04-25
Method and system for pin layout
Grant 10,268,796 - Chang , et al.
2019-04-23
Integrated circuit, system for and method of forming an integrated circuit
Grant 10,262,981 - Chang , et al.
2019-04-16
Pin Modification For Standard Cells
App 20190103392 - CHANG; Fong-yuan ;   et al.
2019-04-04
Integrated Circuit, System For And Method Of Forming An Integrated Circuit
App 20190096872 - CHANG; Fong-Yuan ;   et al.
2019-03-28
Integrated Circuit Having a High Cell Density
App 20190096805 - Chen; Sheng-Hsiung ;   et al.
2019-03-28
Integrated Circuit Layout Methods, Structures, And Systems
App 20190095573 - HUANG; Po-Hsiang ;   et al.
2019-03-28
Method Of Fabricating Integrated Circuit Having Staggered Conductive Features
App 20190096807 - Chang; Fong-Yuan ;   et al.
2019-03-28
Standard Cells and Variations Thereof Within a Standard Cell Library
App 20190064770 - CHEN; Sheng-Hsiung ;   et al.
2019-02-28
Integrated Circuit Device With Improved Layout
App 20190035811 - Chang; Fong-yuan ;   et al.
2019-01-31
Separation and minimum wire length constrained maze routing method and system
Grant 10,192,019 - Chang , et al. Ja
2019-01-29
Integrated circuit having a high cell density
Grant 10,157,840 - Chen , et al. Dec
2018-12-18
Method And System Of Expanding Set Of Standard Cells Which Comprise A Library
App 20180336293 - LIU; Chi-Lin ;   et al.
2018-11-22
Systems and methods for generating a multiple patterning lithography compliant integrated circuit layout
Grant 9,996,657 - Chen , et al. June 12, 2
2018-06-12
Integrated Circuit Having a High Cell Density
App 20180158776 - Chen; Sheng-Hsiung ;   et al.
2018-06-07
Cell Structures And Semiconductor Devices Having Same
App 20180150592 - CHANG; Fong-Yuan ;   et al.
2018-05-31
Method Of Modifying Cell And Global Connection Routing Method
App 20180107780 - CHEN; Sheng-Hsiung ;   et al.
2018-04-19
Method And System For Pin Layout
App 20180075181 - CHANG; FONG-YUAN ;   et al.
2018-03-15
Systems and Methods for Generating a Multiple Patterning Lithography Compliant Integrated Circuit Layout
App 20180032661 - Chen; Chun-Chen ;   et al.
2018-02-01
Global connection routing method and system for performing the same
Grant 9,846,759 - Chen , et al. December 19, 2
2017-12-19
Integrated Circuit Having Staggered Conductive Features
App 20170352623 - CHANG; Fong-Yuan ;   et al.
2017-12-07
Circuit With Combined Cells And Method For Manufacturing The Same
App 20170345809 - CHANG; FONG-YUAN ;   et al.
2017-11-30
Integrated Circuit, System For And Method Of Forming An Integrated Circuit
App 20170317063 - CHANG; Fong-Yuan ;   et al.
2017-11-02
Placement Constraint Method for Multiple Patterning of Cell-Based Chip Design
App 20170300610 - Wang; Shao-Huan ;   et al.
2017-10-19
Systems and methods for designing integrated circuits with consideration of horizontal and vertical wiring demand ratios
Grant 9,665,679 - Chang , et al. May 30, 2
2017-05-30
Global Connection Routing Method And System For Performing The Same
App 20170032073 - CHEN; Sheng-Hsiung ;   et al.
2017-02-02
Multiple level spine routing
Grant 9,003,350 - Chang , et al. April 7, 2
2015-04-07
Separation And Minimum Wire Length Constrained Maze Routing Method And System
App 20150089465 - Chang; Fong-Yuan ;   et al.
2015-03-26
Multiple level spine routing
Grant 8,959,473 - Chang , et al. February 17, 2
2015-02-17
Systems And Methods For Designing And Making Integrated Circuits With Consideration Of Wiring Demand Ration
App 20150007123 - Chang; Fong-Yuan ;   et al.
2015-01-01
Sensing pad
Grant 08922225 -
2014-12-30
Sensing pad
Grant 8,922,225 - Chiou , et al. December 30, 2
2014-12-30
Device-aware File Synchronizing Method
App 20140344220 - CHEN; Sheng-Hsiung ;   et al.
2014-11-20
Systems and methods for designing and making integrated circuits with consideration of wiring demand ratio
Grant 8,875,081 - Chang , et al. October 28, 2
2014-10-28
Compact routing
Grant 8,832,632 - Chang , et al. September 9, 2
2014-09-09
Multiple level spine routing
Grant 8,782,588 - Chang , et al. July 15, 2
2014-07-15
Multiple level spine routing
Grant 8,683,417 - Chang , et al. March 25, 2
2014-03-25
Systems and Methods for Designing and Making Integrated Circuits with Consideration of Wiring Demand Ratio
App 20140068542 - Chang; Fong-Yuan ;   et al.
2014-03-06
Multiple Level Spine Routing
App 20140033157 - Chang; Fong-Yuan ;   et al.
2014-01-30
Multiple Level Spine Routing
App 20140033158 - Chang; Fong-Yuan ;   et al.
2014-01-30
Induction Pad
App 20130328574 - CHIOU; Jin-Chern ;   et al.
2013-12-12
Systems and methods for designing and making integrated circuits with consideration of wiring demand ratio
Grant 8,407,647 - Chang , et al. March 26, 2
2013-03-26
Method for improving yield rate using redundant wire insertion
Grant 8,336,001 - Chang , et al. December 18, 2
2012-12-18
Multiple Level Spine Routing
App 20120137265 - Chang; Fong-Yuan ;   et al.
2012-05-31
Multiple Level Spine Routing
App 20120137264 - Chang; Fong-Yuan ;   et al.
2012-05-31
System for implementing post-silicon IC design changes
Grant 8,015,522 - Wang , et al. September 6, 2
2011-09-06
Systems And Methods For Designing And Making Integrated Circuits With Consideration Of Wiring Demand Ratio
App 20110154282 - CHANG; Fong-Yuan ;   et al.
2011-06-23
Method for Improving Yield Rate Using Redundant Wire Insertion
App 20110107278 - Chang; Fong-Yuan ;   et al.
2011-05-05
System For Implementing Post-silicon Ic Design Changes
App 20090178013 - Wang; Hsin-Po ;   et al.
2009-07-09
Website service method
App 20030088484 - Chang, Fong-Yuan ;   et al.
2003-05-08

uspto.report is an independent third-party trademark research tool that is not affiliated, endorsed, or sponsored by the United States Patent and Trademark Office (USPTO) or any other governmental organization. The information provided by uspto.report is based on publicly available data at the time of writing and is intended for informational purposes only.

While we strive to provide accurate and up-to-date information, we do not guarantee the accuracy, completeness, reliability, or suitability of the information displayed on this site. The use of this site is at your own risk. Any reliance you place on such information is therefore strictly at your own risk.

All official trademark data, including owner information, should be verified by visiting the official USPTO website at www.uspto.gov. This site is not intended to replace professional legal advice and should not be used as a substitute for consulting with a legal professional who is knowledgeable about trademark law.

© 2024 USPTO.report | Privacy Policy | Resources | RSS Feed of Trademarks | Trademark Filings Twitter Feed