loadpatents
name:-0.0073311328887939
name:-0.0066120624542236
name:-0.0014939308166504
Chandra; Anshuman Patent Filings

Chandra; Anshuman

Patent Applications and Registrations

Patent applications and USPTO patent grants for Chandra; Anshuman.The latest application filed is for "automatically generated schematics and visualization".

Company Profile
1.7.7
  • Chandra; Anshuman - Sunnyvale CA
  • Chandra; Anshuman - Mountain View CA
*profile and listings may contain filings by different individuals or companies with the same name. Review application materials to confirm ownership/assignment.
Patent Activity
PatentDate
Automatically generated schematics and visualization
Grant 10,621,298 - Chandra , et al.
2020-04-14
Handling of undesirable distribution of unknown values in testing of circuit using automated test equipment
Grant 10,067,187 - Chandra , et al. September 4, 2
2018-09-04
Automatically Generated Schematics And Visualization
App 20170116364 - Chandra; Anshuman ;   et al.
2017-04-27
Scheme for Masking Output of Scan Chains in Test Circuit
App 20160341795 - Chandra; Anshuman ;   et al.
2016-11-24
Scheme for masking output of scan chains in test circuit
Grant 9,417,287 - Chandra , et al. August 16, 2
2016-08-16
Hierarchical testing architecture using core circuit with pseudo-interfaces
Grant 9,239,897 - Chebiyam , et al. January 19, 2
2016-01-19
Handling of Undesirable Distribution of Unknown Values in Testing of Circuit Using Automated Test Equipment
App 20150025819 - Chandra; Anshuman ;   et al.
2015-01-22
Scheme for Masking Output of Scan Chains in Test Circuit
App 20140317463 - Chandra; Anshuman ;   et al.
2014-10-23
Hierarchical Testing Architecture Using Core Circuit with Pseudo-Interfaces
App 20140304672 - Chebiyam; Subramanian B. ;   et al.
2014-10-09
Test architecture including cyclical cache chains, selective bypass scan chain segments, and blocking circuitry
Grant 8,479,067 - Chandra , et al. July 2, 2
2013-07-02
Implementing hierarchical design-for-test logic for modular circuit design
Grant 8,065,651 - Kapur , et al. November 22, 2
2011-11-22
Test Architecture Including Cyclical Cache Chains, Selective Bypass Scan Chain Segments, And Blocking Circuitry
App 20110258498 - Chandra; Anshuman ;   et al.
2011-10-20
Method And Apparatus For Implementing A Hierarchical Design-for-test Solution
App 20100192030 - Kapur; Rohit ;   et al.
2010-07-29

uspto.report is an independent third-party trademark research tool that is not affiliated, endorsed, or sponsored by the United States Patent and Trademark Office (USPTO) or any other governmental organization. The information provided by uspto.report is based on publicly available data at the time of writing and is intended for informational purposes only.

While we strive to provide accurate and up-to-date information, we do not guarantee the accuracy, completeness, reliability, or suitability of the information displayed on this site. The use of this site is at your own risk. Any reliance you place on such information is therefore strictly at your own risk.

All official trademark data, including owner information, should be verified by visiting the official USPTO website at www.uspto.gov. This site is not intended to replace professional legal advice and should not be used as a substitute for consulting with a legal professional who is knowledgeable about trademark law.

© 2024 USPTO.report | Privacy Policy | Resources | RSS Feed of Trademarks | Trademark Filings Twitter Feed